ICGOO在线商城 > 集成电路(IC) > 嵌入式 - CPLD(复杂可编程逻辑器件) > XC9572XL-10TQG100C
数量阶梯 | 香港交货 | 国内含税 |
+xxxx | $xxxx | ¥xxxx |
查看当月历史价格
查看今年历史价格
XC9572XL-10TQG100C产品简介:
ICGOO电子元器件商城为您提供XC9572XL-10TQG100C由Xilinx设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 XC9572XL-10TQG100C价格参考¥询价-¥询价。XilinxXC9572XL-10TQG100C封装/规格:嵌入式 - CPLD(复杂可编程逻辑器件), 。您可以下载XC9572XL-10TQG100C参考资料、Datasheet数据手册功能说明书,资料中有XC9572XL-10TQG100C 详细功能的应用电路图电压和使用方法及教程。
参数 | 数值 |
产品目录 | 集成电路 (IC) |
描述 | IC CPLD 72MC 10NS 100TQFP |
产品分类 | |
I/O数 | 72 |
品牌 | Xilinx Inc |
数据手册 | |
产品图片 | |
产品型号 | XC9572XL-10TQG100C |
rohs | 无铅 / 符合限制有害物质指令(RoHS)规范要求 |
产品系列 | XC9500XL |
供应商器件封装 | 100-TQFP(14x14) |
其它名称 | 122-1386 |
包装 | 托盘 |
可编程类型 | 系统内可编程(最少 10,000 次编程/擦除循环) |
安装类型 | 表面贴装 |
宏单元数 | 72 |
封装/外壳 | 100-LQFP |
工作温度 | 0°C ~ 70°C |
延迟时间tpd(1)最大值 | 10.0ns |
栅极数 | 1600 |
标准包装 | 90 |
电源电压-内部 | 3 V ~ 3.6 V |
逻辑元件/块数 | 4 |
配用 | /product-detail/zh/DO-CPLD-DK-G/122-1512-ND/1284285 |
0 XC9572XL High Performance R CPLD DS057 (v2.0) April 3, 2007 Product Specification 0 0 Features cations and computing systems. It is comprised of four 54V18 Function Blocks, providing 1,600 usable gates with • 5 ns pin-to-pin logic delays propagation delays of 5ns. See Figure2 for overview. • System frequency up to 178 MHz Power Estimation • 72 macrocells with 1,600 usable gates • Available in small footprint packages Power dissipation in CPLDs can vary substantially depend- - 44-pin PLCC (34 user I/O pins) ing on the system frequency, design application and output - 44-pin VQFP (34 user I/O pins) loading. To help reduce power dissipation, each macrocell - 48-pin CSP (38 user I/O pins) in a XC9500XL device may be configured for low-power - 64-pin VQFP (52 user I/O pins) mode (from the default high-performance mode). In addi- - 100-pin TQFP (72 user I/O pins) tion, unused product-terms and macrocells are automati- - Pb-free available for all packages cally deactivated by the software to further conserve power. • Optimized for high-performance 3.3V systems For a general estimate of I , the following equation may be CC - Low power operation used: - 5V tolerant I/O pins accept 5V, 3.3V, and 2.5V I (mA) = MC (0.175*PT + 0.345) + MC (0.052*PT CC HS HS LP LP signals + 0.272) + 0.04 * MC (MC +MC )* f TOG HS LP - 3.3V or 2.5V output capability where: - Advanced 0.35 micron feature size CMOS MC = # macrocells in high-speed configuration HS FastFLASH™ technology PT = average number of high-speed product terms HS • Advanced system features per macrocell - In-system programmable MC = # macrocells in low power configuration LP - Superior pin-locking and routability with PT = average number of low power product terms per LP FastCONNECT™ II switch matrix macrocell - Extra wide 54-input Function Blocks f = maximum clock frequency - Up to 90 product-terms per macrocell with MCTOG = average % of flip-flops toggling per clock individual product-term allocation (~12%) - Local clock inversion with three global and one This calculation was derived from laboratory measurements product-term clocks of an XC9500XL part filled with 16-bit counters and allowing - Individual output enable per output pin a single output (the LSB) to be enabled. The actual I CC - Input hysteresis on all user and boundary-scan pin value varies with the design application and should be veri- inputs fied during normal system operation. Figure1 shows the - Bus-hold circuitry on all user pin inputs above estimation in a graphical form. For a more detailed - Full IEEE Standard 1149.1 boundary-scan (JTAG) discussion of power consumption in this device, see Xilinx • Fast concurrent programming • Slew rate control on individual outputs • Enhanced data security features • Excellent quality and reliability - Endurance exceeding 10,000 program/erase cycles - 20 year data retention - ESD protection exceeding 2,000V • Pin-compatible with 5V-core XC9572 device in the 44-pin PLCC package and the 100-pin TQFP package WARNING: Programming temperature range of T = 0° C to +70° C A Description The XC9572XL is a 3.3V CPLD targeted for high-perfor- mance, low-voltage applications in leading-edge communi- © 2006 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. DS057 (v2.0) April 3, 2007 www.xilinx.com 1 Product Specification
XC9572XL High Performance CPLD R application note XAPP114, “Understanding XC9500XL CPLD Power.” 125 178 MHz mA) 17050 Hig h P erform a n c e (C cal IC 50 L o w P o w er 104 MHz pi y T 25 0 50 100 150 200 Clock Frequency (MHz) DS057_01_010102 Figure 1: Typical I vs. Frequency for XC9572XL CC 3 JTAG JTAG Port 1 In-System Programming Controller Controller 54 Function I/O 18 Block 1 Macrocells I/O 1 to 18 I/O I/O atrix 54 Function M 18 Block 2 h c Macrocells I/O wit 1 to 18 S Blocks T II I/O C E 54 N Function I/O N O 18 Block 3 C I/O st Macrocells a 1 to 18 F I/O 3 I/O/GCK 54 1 Function I/O/GSR 18 Block 4 2 Macrocells I/O/GTS 1 to 18 DS057_02_082800 Figure 2: XC9572XL Architecture Function Block outputs (indicated by the bold line) drive the I/O Blocks directly. 2 www.xilinx.com DS057 (v2.0) April 3, 2007 Product Specification
R XC9572XL High Performance CPLD Absolute Maximum Ratings(2) Symbol Description Value Units V Supply voltage relative to GND –0.5 to 4.0 V CC V Input voltage relative to GND(1) –0.5 to 5.5 V IN V Voltage applied to 3-state output(1) –0.5 to 5.5 V TS T Storage temperature (ambient)(3) –65 to +150 oC STG T Junction temperature +150 oC J Notes: 1. Maximum DC undershoot below GND must be limited to either 0.5V or 10 mA, whichever is easier to achieve. During transitions, the device pins may undershoot to –2.0 V or overshoot to +7.0V, provided this over- or undershoot lasts less than 10 ns and with the forcing current being limited to 200 mA. External I/O voltage may not exceed V by 4.0V. CCINT 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. 3. For soldering guidelines and thermal considerations, see the Device Packaging information on the Xilinx website. For Pb-free packages, see XAPP427. Recommended Operation Conditions Symbol Parameter Min Max Units V Supply voltage for internal logic Commercial T = 0oC to 70oC 3.0 3.6 V CCINT A and input buffers Industrial T = –40oC to +85oC 3.0 3.6 V A V Supply voltage for output drivers for 3.3V operation 3.0 3.6 V CCIO Supply voltage for output drivers for 2.5V operation 2.3 2.7 V V Low-level input voltage 0 0.80 V IL V High-level input voltage 2.0 5.5 V IH V Output voltage 0 V V O CCIO Quality and Reliability Characteristics Symbol Parameter Min Max Units T Data Retention 20 - Years DR N Program/Erase Cycles (Endurance) 10,000 - Cycles PE V Electrostatic Discharge (ESD) 2,000 - Volts ESD DC Characteristic Over Recommended Operating Conditions Symbol Parameter Test Conditions Min Max Units V Output high voltage for 3.3V outputs I = –4.0 mA 2.4 - V OH OH Output high voltage for 2.5V outputs I = –500 μA 90% V - V OH CCIO V Output low voltage for 3.3V outputs I = 8.0 mA - 0.4 V OL OL Output low voltage for 2.5V outputs I = 500 μA - 0.4 V OL I Input leakage current V = Max; V = GND or V - ±10 μA IL CC IN CC I I/O high-Z leakage current V = Max; V = GND or V - ±10 μA IH CC IN CC I I/O high-Z leakage current V = Max; V = Max; - ±10 μA IH CC CCIO V = GND or 3.6V IN V Min < V < 5.5V - ±50 μA CC IN C I/O capacitance V = GND; f = 1.0 MHz - 10 pF IN IN I Operating supply current V = GND, No load; f = 1.0 MHz 20 (Typical) mA CC IN (low power mode, active) DS057 (v2.0) April 3, 2007 www.xilinx.com 3 Product Specification
XC9572XL High Performance CPLD R AC Characteristics XC9572XL-5 XC9572XL-7 XC9572XL-10 Symbol Parameter Min Max Min Max Min Max Units T I/O to output valid - 5.0 - 7.5 - 10.0 ns PD T I/O setup time before GCK 3.7 - 4.8 - 6.5 - ns SU T I/O hold time after GCK 0 - 0 - 0 - ns H T GCK to output valid - 3.5 - 4.5 - 5.8 ns CO f Multiple FB internal operating frequency - 178.6 - 125.0 - 100.0 MHz SYSTEM T I/O setup time before p-term clock input 1.7 - 1.6 - 2.1 - ns PSU T I/O hold time after p-term clock input 2.0 - 3.2 - 4.4 - ns PH T P-term clock output valid - 5.5 - 7.7 - 10.2 ns PCO T GTS to output valid - 4.0 - 5.0 - 7.0 ns OE T GTS to output disable - 4.0 - 5.0 - 7.0 ns OD T Product term OE to output enabled - 7.0 - 9.5 - 11.0 ns POE T Product term OE to output disabled - 7.0 - 9.5 - 11.0 ns POD T GSR to output valid - 10.0 - 12.0 - 14.5 ns AO T P-term S/R to output valid - 10.5 - 12.6 - 15.3 ns PAO T GCK pulse width (High or Low) 2.8 - 4.0 - 4.5 - ns WLH T Asynchronous preset/reset pulse width 5.0 - 6.5 - 7.0 - ns APRPW (High or Low) T P-term clock pulse width (High or Low) 5.0 - 6.5 - 7.0 - ns PLH VTEST R1 Output Type VCCIO VTEST R1 R2 CL Device Output 3.3V 3.3V 320 Ω 360 Ω 35 pF 2.5V 2.5V 250 Ω 660 Ω 35 pF R2 CL DS058_03_081500 Figure 3: AC Load Circuit 4 www.xilinx.com DS057 (v2.0) April 3, 2007 Product Specification
R XC9572XL High Performance CPLD Internal Timing Parameters XC9572XL-5 XC9572XL-7 XC9572XL-10 Symbol Parameter Min Max Min Max Min Max Units Buffer Delays T Input buffer delay - 1.5 - 2.3 - 3.5 ns IN T GCK buffer delay - 1.1 - 1.5 - 1.8 ns GCK T GSR buffer delay - 2.0 - 3.1 - 4.5 ns GSR T GTS buffer delay - 4.0 - 5.0 - 7.0 ns GTS T Output buffer delay - 2.0 - 2.5 - 3.0 ns OUT T Output buffer enable/disable delay - 0 - 0 - 0 ns EN Product Term Control Delays T Product term clock delay - 1.6 - 2.4 - 2.7 ns PTCK T Product term set/reset delay - 1.0 - 1.4 - 1.8 ns PTSR T Product term 3-state delay - 5.5 - 7.2 - 7.5 ns PTTS Internal Register and Combinatorial Delays T Combinatorial logic propagation delay - 0.5 - 1.3 - 1.7 ns PDI T Register setup time 2.3 - 2.6 - 3.0 - ns SUI T Register hold time 1.4 - 2.2 - 3.5 - ns HI T Register clock enable setup time 2.4 - 2.6 - 3.0 - ns ECSU T Register clock enable hold time 1.4 - 2.2 - 3.5 - ns ECHO T Register clock to output valid time - 0.4 - 0.5 - 1.0 ns COI T Register async. S/R to output delay - 6.0 - 6.4 - 7.0 ns AOI T Register async. S/R recover before clock 5.0 7.5 10.0 ns RAI T Internal logic delay - 1.0 - 1.4 - 1.8 ns LOGI T Internal low power logic delay - 5.0 - 6.4 - 7.3 ns LOGILP Feedback Delays T Fast CONNECT II feedback delay - 1.9 - 3.5 - 4.2 ns F Time Adders T Incremental product term allocator delay - 0.7 - 0.8 - 1.0 ns PTA T Slew-rate limited delay - 3.0 - 4.0 - 4.5 ns SLEW DS057 (v2.0) April 3, 2007 www.xilinx.com 5 Product Specification
XC9572XL High Performance CPLD R XC9572XL I/O Pins(4) Func- Func tion Macro- BScan -tion Macro- BScan Block cell PC44 VQ44 CS48 VQ64 TQ100 Order Block cell PC44 VQ44 CS48 VQ64 TQ100 Order 1 1 - - - - 16 213 3 1 - - - - 41 105 1 2 1 39 D7 8 13 210 3 2 11 5 B5 22 32 102 1 3 - - D4 12 18 207 3 3 - - C4 31 49 99 1 4 - - - 13 20 204 3 4 - - - 32 50 96 1 5 2 40 D6 9 14 201 3 5 12 6 A4 24 35 93 1 6 3 41 C7 10 15 198 3 6 - - - 34 53 90 1 7 - - - - 25 195 3 7 - - - - 54 87 1 8 4 42 C6 11 17 192 3 8 13 7 B4 25 37 84 1 9 5(1) 43(1) B7(1) 15(1) 22(1) 189 3 9 14 8 A3 27 42 81 1 10 - - - 18 28 186 3 10 - - D3 39 60 78 1 11 6(1) 44(1) B6(1) 16(1) 23(1) 183 3 11 18 12 B2 33 52 75 1 12 - - - 23 33 180 3 12 - - - 40 61 72 1 13 - - - - 36 177 3 13 - - - - 63 69 1 14 7(1) 1(1) A7(1) 17(1) 27(1) 174 3 14 19 13 B1 35 55 66 1 15 8 2 A6 19 29 171 3 15 20 14 C2 36 56 63 1 16 - - - - 39 168 3 16 24 18 D2 42 64 60 1 17 9 3 C5 20 30 165 3 17 22 16 C3 38 58 57 1 18 - - - - 40 162 3 18 - - - - 59 54 2 1 - - - - 87 159 4 1 - - - - 65 51 2 2 35 29 F4 60 94 156 4 2 25 19 E1 43 67 48 2 3 - - - 58 91 153 4 3 - - - 46 71 45 2 4 - - - 59 93 150 4 4 - - - 47 72 42 2 5 36 30 G5 61 95 147 4 5 26 20 E2 44 68 39 2 6 37 31 F5 62 96 144 4 6 - - E4 49 76 36 2 7 - - - - 3(2) 141 4 7 - - - - 77 33 2 8 38 32 G6 63 97 138 4 8 27 21 F1 45 70 30 2 9 39(1) 33(1) G7(1) 64(1) 99(1) 135 4 9 - - - - 66 27 2 10 - - - 1 1 132 4 10 - - - 51 81 24 2 11 40(1) 34(1) F6(1) 2(1) 4(1) 129 4 11 28 22 G1 48 74 21 2 12 - - - 4 6 126 4 12 - - - 52 82 18 2 13 - - - - 8 123 4 13 - - - - 85 15 2 14 42(3) 36(3) E6(3) 5(3) 9(3) 120 4 14 29 23 F2 50 78 12 2 15 43 37 E7 6 11 117 4 15 33 27 E3 56 89 9 2 16 - - - - 10 114 4 16 - - - - 86 6 2 17 44 38 E5 7 12 111 4 17 34 28 G4 57 90 3 2 18 - - - - 92 108 4 18 - - - - 79 0 Notes: 1. Global control pin. 2. GTS1 for TQ100. 3. GTS1 for PC44, VQ44, CS48, and VQ64. 4. The pin-outs are the same for Pb-free versions of packages. 6 www.xilinx.com DS057 (v2.0) April 3, 2007 Product Specification
R XC9572XL High Performance CPLD XC9572XL Global, JTAG and Power Pins(1) Pin Type PC44 VQ44 CS48 VQ64 TQ100 I/O/GCK1 5 43 B7 15 22 I/O/GCK2 6 44 B6 16 23 I/O/GCK3 7 1 A7 17 27 I/O/GTS1 42 36 E6 5 3 I/O/GTS2 40 34 F6 2 4 I/O/GSR 39 33 G7 64 99 TCK 17 11 A1 30 48 TDI 15 9 B3 28 45 TDO 30 24 G2 53 83 TMS 16 10 A2 29 47 V 3.3V 21, 41 15, 35 C1, F7 3, 37 5, 57, 98 CCINT V 2.5V/3.3V 32 26 G3 26, 55 26, 38, 51, 88 CCIO GND 10, 23, 31 4, 17, 25 A5, D1, F3 14, 21, 41, 54 21, 31, 44, 62, 69, 75, 84, 100 No Connects - - - - 2, 7, 19, 24, 34, 43, 46, 73, 80 Notes: 1. The pin-outs are the same for Pb-free versions of packages. DS057 (v2.0) April 3, 2007 www.xilinx.com 7 Product Specification
XC9572XL High Performance CPLD R Device Part Marking and Ordering Combination Information R Device Type XC95xxxXL Package TQ144 This line not Speed 7C related to device part number Operating Range 1 Sample package with part marking. Notes: 1. Due to the small size of chip scale packages, part marking on these packages does not follow the above sample and the complete part number cannot be included in the marking. Part marking on chip scale packages by line: · Line 1 = X (Xilinx logo), then truncated part number (no XC), i.e., 95xxxXL. · Line 2 = Not related to device part number. · Line 3 = Not related to device part number. · Line 4 = Package code, speed, operating temperature, three digits not related to device part number. Package codes: C1 = CS48, C2 = CSG48. Speed Device Ordering and (pin-to-pin Pkg. No. of Operating Part Marking Number delay) Symbol Pins Package Type Range(1) XC9572XL-5PC44C 5 ns PC44 44-pin Plastic Lead Chip Carrier (PLCC) C XC9572XL-5VQ44C 5 ns VQ44 44-pin Quad Flat Pack (VQFP) C XC9572XL-5CS48C 5 ns CS48 48-ball Chip Scale Package (CSP) C XC9572XL-5VQ64C 5 ns VQ64 64-pin Quad Flat Pack (VQFP) C XC9572XL-5TQ100C 5 ns TQ100 100-pin Thin Quad Flat Pack (TQFP) C XC9572XL-7PC44C 7.5 ns PC44 44-pin Plastic Lead Chip Carrier (PLCC) C XC9572XL-7VQ44C 7.5 ns VQ44 44-pin Quad Flat Pack (VQFP) C XC9572XL-7CS48C 7.5 ns CS48 48-ball Chip Scale Package (CSP) C XC9572XL-7VQ64C 7.5 ns VQ64 64-pin Quad Flat Pack (VQFP) C XC9572XL-7TQ100C 7.5 ns TQ100 100-pin Thin Quad Flat Pack (TQFP) C XC9572XL-7PC44I 7.5 ns PC44 44-pin Plastic Lead Chip Carrier (PLCC) I XC9572XL-7VQ44I 7.5 ns VQ44 44-pin Quad Flat Pack (VQFP) I XC9572XL-7CS48I 7.5 ns CS48 48-ball Chip Scale Package (CSP) I XC9572XL-7VQ64I 7.5 ns VQ64 64-pin Quad Flat Pack (VQFP) I XC9572XL-7TQ100I 7.5 ns TQ100 100-pin Thin Quad Flat Pack (TQFP) I XC9572XL-10PC44C 10 ns PC44 44-pin Plastic Lead Chip Carrier (PLCC) C XC9572XL-10VQ44C 10 ns VQ44 44-pin Quad Flat Pack (VQFP) C XC9572XL-10CS48C 10 ns CS48 48-ball Chip Scale Package (CSP) C XC9572XL-10VQ64C 10 ns VQ64 64-pin Quad Flat Pack (VQFP) C XC9572XL-10TQ100C 10 ns TQ100 100-pin Thin Quad Flat Pack (TQFP) C XC9572XL-10PC44I 10 ns PC44 44-pin Plastic Lead Chip Carrier (PLCC) I XC9572XL-10VQ44I 10 ns VQ44 44-pin Quad Flat Pack (VQFP) I XC9572XL-10CS48I 10 ns CS48 48-ball Chip Scale Package (CSP) I XC9572XL-10VQ64I 10 ns VQ64 64-pin Quad Flat Pack (VQFP) I XC9572XL-10TQ100I 10 ns TQ100 100-pin Thin Quad Flat Pack (TQFP) I Notes: C = Commercial: T = 0° to +70°C; I = Industrial: T = –40° to +85°C A A 8 www.xilinx.com DS057 (v2.0) April 3, 2007 Product Specification
R XC9572XL High Performance CPLD Speed Device Ordering and (pin-to-pin Pkg. No. of Operating Part Marking Number delay) Symbol Pins Package Type Range(1) XC9572XL-5PCG44C 5 ns PCG44 44-pin Plastic Lead Chip Carrier (PLCC); Pb-free C XC9572XL-5VQG44C 5 ns VQG44 44-pin Quad Flat Pack (VQFP); Pb-free C XC9572XL-5CSG48C 5 ns CSG48 48-ball Chip Scale Package (CSP); Pb-free C XC9572XL-5VQG64C 5 ns VQG64 64-pin Quad Flat Pack (VQFP); Pb-free C XC9572XL-5TQG100C 5 ns TQG100 100-pin Thin Quad Flat Pack (TQFP); Pb-free C XC9572XL-7PCG44C 7.5 ns PCG44 44-pin Plastic Lead Chip Carrier (PLCC); Pb-free C XC9572XL-7VQG44C 7.5 ns VQG44 44-pin Quad Flat Pack (VQFP); Pb-free C XC9572XL-7CSG48C 7.5 ns CSG48 48-ball Chip Scale Package (CSP); Pb-free C XC9572XL-7VQG64C 7.5 ns VQG64 64-pin Quad Flat Pack (VQFP); Pb-free C XC9572XL-7TQG100C 7.5 ns TQG100 100-pin Thin Quad Flat Pack (TQFP); Pb-free C XC9572XL-7PCG44I 7.5 ns PCG44 44-pin Plastic Lead Chip Carrier (PLCC); Pb-free I XC9572XL-7VQG44I 7.5 ns VQG44 44-pin Quad Flat Pack (VQFP); Pb-free I XC9572XL-7CSG48I 7.5 ns CSG48 48-ball Chip Scale Package (CSP); Pb-free I XC9572XL-7VQG64I 7.5 ns VQG64 64-pin Quad Flat Pack (VQFP); Pb-free I XC9572XL-7TQG100I 7.5 ns TQG100 100-pin Thin Quad Flat Pack (TQFP); Pb-free I XC9572XL-10PCG44C 10 ns PCG44 44-pin Plastic Lead Chip Carrier (PLCC); Pb-free C XC9572XL-10VQG44C 10 ns VQG44 44-pin Quad Flat Pack (VQFP); Pb-free C XC9572XL-10CSG48C 10 ns CSG48 48-ball Chip Scale Package (CSP); Pb-free C XC9572XL-10VQG64C 10 ns VQG64 64-pin Quad Flat Pack (VQFP); Pb-free C XC9572XL-10TQG100C 10 ns TQG100 100-pin Thin Quad Flat Pack (TQFP); Pb-free C XC9572XL-10PCG44I 10 ns PCG44 44-pin Plastic Lead Chip Carrier (PLCC); Pb-free I XC9572XL-10VQG44I 10 ns VQG44 44-pin Quad Flat Pack (VQFP); Pb-free I XC9572XL-10CSG48I 10 ns CSG48 48-ball Chip Scale Package (CSP); Pb-free I XC9572XL-10VQG64I 10 ns VQG64 64-pin Quad Flat Pack (VQFP); Pb-free I XC9572XL-10TQG100I 10 ns TQG100 100-pin Thin Quad Flat Pack (TQFP); Pb-free I Notes: 1. C = Commercial: T = 0° to +70°C; I = Industrial: T = –40° to +85°C A A Standard Example: X C 9 5 7 2XL - 4 TQ 144 C Pb-Free Example: X C 9 5 7 2XL -4 TQ G 144 C Device Device Speed Grade Speed Grade Package Type Package Type Number of Pins Pb-Free Temperature Range Number of Pins Temperature Range DS057 (v2.0) April 3, 2007 www.xilinx.com 9 Product Specification
XC9572XL High Performance CPLD R Warranty Disclaimer THESE PRODUCTS ARE SUBJECT TO THE TERMS OF THE XILINX LIMITED WARRANTY WHICH CAN BE VIEWED AT http://www.xilinx.com/warranty.htm. THIS LIMITED WARRANTY DOES NOT EXTEND TO ANY USE OF THE PRODUCTS IN AN APPLICATION OR ENVIRONMENT THAT IS NOT WITHIN THE SPECIFICATIONS STATED ON THE THEN-CURRENT XILINX DATA SHEET FOR THE PRODUCTS. PRODUCTS ARE NOT DESIGNED TO BE FAIL-SAFE AND ARE NOT WARRANTED FOR USE IN APPLICATIONS THAT POSE A RISK OF PHYSICAL HARM OR LOSS OF LIFE. USE OF PRODUCTS IN SUCH APPLICATIONS IS FULLY AT THE RISK OF CUSTOMER SUBJECT TO APPLICABLE LAWS AND REGULATIONS. Further Reading The following Xilinx links go to relevant XC9500XL CPLD documentation, including XAPP111, Using the XC9500XL Timing Model, and XAPP784, Bulletproof CPLD Design Practices. Simply click on the link and scroll down. Data Sheets, Application Notes, and White Papers. Packaging Revision History The following table shows the revision history for this document. Date Version Revision 09/28/98 1.0 Initial Xilinx release. 08/28/01 1.1 Added VQ44 package. 06/20/02 1.2 Updated I equation, page 1. Updated Component Availability table. Added additional I CC IH test conditions and measurements to DC Characteristics table. 05/27/03 1.3 Updated T from 260 to 220oC. Added Part Marking and updated Ordering Information. SOL 08/21/03 1.4 Updated Package Device Marking Pin 1 orientation. 07/15/04 1.5 Added Pb-free documentation 09/15/04 1.6 Added T specification to AC Characteristics. APRPW 04/29/05 1.7 No change to documentation. 07/15/05 1.8 Move to Product Specification 03/22/06 1.9 Add Warranty Disclaimer. 04/03/07 2.0 Add programming temperature range warning on page 1. 10 www.xilinx.com DS057 (v2.0) April 3, 2007 Product Specification