ICGOO在线商城 > 集成电路(IC) > PMIC - 稳压器 - DC DC 开关稳压器 > TPS54329DDAR
数量阶梯 | 香港交货 | 国内含税 |
+xxxx | $xxxx | ¥xxxx |
查看当月历史价格
查看今年历史价格
TPS54329DDAR产品简介:
ICGOO电子元器件商城为您提供TPS54329DDAR由Texas Instruments设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 TPS54329DDAR价格参考。Texas InstrumentsTPS54329DDAR封装/规格:PMIC - 稳压器 - DC DC 开关稳压器, Buck Switching Regulator IC Positive Adjustable 0.76V 1 Output 3A 8-PowerSOIC (0.154", 3.90mm Width)。您可以下载TPS54329DDAR参考资料、Datasheet数据手册功能说明书,资料中有TPS54329DDAR 详细功能的应用电路图电压和使用方法及教程。
参数 | 数值 |
产品目录 | 集成电路 (IC)半导体 |
描述 | IC REG BUCK SYNC ADJ 3A 8SOPWR稳压器—开关式稳压器 4.5-18Vin,3A Sync SD Converter |
产品分类 | |
品牌 | Texas Instruments |
产品手册 | |
产品图片 | |
rohs | 符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求 |
产品系列 | 电源管理 IC,稳压器—开关式稳压器,Texas Instruments TPS54329DDARD-CAP2™ |
数据手册 | |
产品型号 | TPS54329DDAR |
PCN设计/规格 | |
PWM类型 | 混合物 |
产品种类 | 稳压器—开关式稳压器 |
供应商器件封装 | 8-SO PowerPad |
其它名称 | 296-29849-2 |
包装 | 带卷 (TR) |
同步整流器 | 是 |
商标 | Texas Instruments |
安装类型 | 表面贴装 |
安装风格 | SMD/SMT |
封装 | Reel |
封装/外壳 | 8-SOIC(0.154",3.90mm 宽)裸焊盘 |
封装/箱体 | HSOP-8 |
工作温度 | -40°C ~ 85°C |
工作温度范围 | - 40 C to + 85 C |
工厂包装数量 | 2500 |
开关频率 | 650 kHz |
拓扑结构 | Buck |
最大工作温度 | + 85 C |
最大输入电压 | 18 V |
最小工作温度 | - 40 C |
最小输入电压 | 4.5 V |
标准包装 | 2,500 |
电压-输入 | 4.5 V ~ 18 V |
电压-输出 | 0.76 V ~ 7 V |
电流-输出 | 3A |
类型 | 降压(降压) |
系列 | TPS54329 |
设计资源 | http://www.digikey.com/product-highlights/cn/zh/texas-instruments-webench-design-center/3176 |
输入电压 | 4.5 V to 18 V |
输出数 | 1 |
输出电压 | 0.76 V to 7 V |
输出电流 | 3 A |
输出端数量 | 1 Output |
输出类型 | 可调式 |
配用 | /product-detail/zh/TPS54329EVM-056/296-31194-ND/2797909 |
频率-开关 | 650kHz |
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 4.5V to 18V Input, 3-A SYNCHRONOUS STEP DOWN CONVERTER CheckforSamples:TPS54329 FEATURES DESCRIPTION 1 • D-CAP2™ModeEnablesFastTransient The TPS54329 is an adaptive on-time D-CAP2™ 23 mode synchronous buck converter. TheTPS54329 Response enables system designers to complete the suite of • LowOutputRippleandAllowsCeramicOutput various end equipment’s power bus regulators with a Capacitor cost effective, low component count, low standby • WideV InputVoltageRange:4.5Vto18V current solution. The main control loop for the IN TPS54329 uses the D-CAP2™ mode control which • OutputVoltageRange:0.76Vto7.0V provides a fast transient response with no external • HighlyEfficientIntegratedFETsOptimized compensation components. The TPS54329 also has forLowerDutyCycleApplications a proprietary circuit that enables the device to adopt –100mΩ (HighSide)and74mΩ(LowSide) to both low equivalent series resistance (ESR) output • HighEfficiency,LessThan10μAatShutdown capacitors, such as POSCAP or SP-CAP, and ultra- low ESR ceramic capacitors. The device operates • HighInitialBandgapReferenceAccuracy from 4.5-V to 18-V VIN input. The output voltage can • AdjustableSoftStart be programmed between 0.76 V and 7 V. The device • Pre-BiasedSoftStart also features an adjustable soft start time. The TPS54329 is available in the 8-pin DDA package, • 650-kHzSwitchingFrequency(f ) SW anddesignedtooperatefrom–40°Cto85°C. • CycleByCycleOverCurrentLimit APPLICATIONS • WideRangeofApplicationsforLowVoltage System – DigitalTVPowerSupply – HighDefinitionBlu-rayDisc™Players – NetworkingHomeTerminal – DigitalSetTopBox(STB) V (50 mV/div) OUT TPS54329DDA I (1A/div) OUT 100μs/div G006 1 Pleasebeawarethatanimportantnoticeconcerningavailability,standardwarranty,anduseincriticalapplicationsof TexasInstrumentssemiconductorproductsanddisclaimerstheretoappearsattheendofthisdatasheet. D-CAP2isatrademarkofTexasInstruments. 2 Blu-rayDiscisatrademarkofBlu-rayDiscAssociation. 3 PRODUCTIONDATAinformationiscurrentasofpublicationdate. Copyright©2011–2012,TexasInstrumentsIncorporated Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarilyincludetestingofallparameters.
TPS54329 SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 www.ti.com This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriateprecautions.Failuretoobserveproperhandlingandinstallationprocedurescancausedamage. ESDdamagecanrangefromsubtleperformancedegradationtocompletedevicefailure.Precisionintegratedcircuitsmaybemore susceptibletodamagebecauseverysmallparametricchangescouldcausethedevicenottomeetitspublishedspecifications. ORDERINGINFORMATION(1) T PACKAGE(2) (3) ORDERABLEPARTNUMBER PIN TRANSPORT A MEDIA TPS54329DDA Tube –40°Cto85°C DDA 8 TPS54329DDAR TapeandReel (1) Forthemostcurrentpackageandorderinginformation,seethePackageOptionAddendumattheendofthisdocument,orseetheTI websiteatwww.ti.com. (2) Packagedrawings,thermaldata,andsymbolizationareavailableatwww.ti.com/packaging. (3) AllpackageoptionshaveCuNIPDAUlead/ballfinish. ABSOLUTE MAXIMUM RATINGS overoperatingfree-airtemperaturerange(unlessotherwisenoted) (1) VALUE UNIT MIN MAX VIN,EN –0.3 20 V VBST –0.3 26 V VBST(10nstransient) –0.3 28 V Inputvoltagerange VBST(vsSW) –0.3 6.5 V VFB,SS –0.3 6.5 V SW –2 20 V SW(10nstransient) –3 22 V VREG5 –0.3 6.5 V Outputvoltagerange GND –0.3 0.3 V VoltagefromGNDtothermalpad,V –0.2 0.2 V diff HumanBodyModel(HBM) 2 kV Electrostaticdischarge ChargedDeviceModel(CDM) 500 V Operatingjunctiontemperature,T –40 150 °C J Storagetemperature,T –55 150 °C stg (1) Stressesbeyondthoselistedunderabsolutemaximumratingsmaycausepermanentdamagetothedevice.Thesearestressratings only,andfunctionaloperationofthedeviceattheseoranyotherconditionsbeyondthoseindicatedunderrecommendedoperating conditionsisnotimplied.Exposuretoabsolute-maximum-ratedconditionsforextendedperiodsmayaffectdevicereliability. THERMAL INFORMATION TPS54329 THERMALMETRIC UNITS DDA(8PINS) θ Junction-to-ambientthermalresistance 42.1 JA θ Junction-to-case(top)thermalresistance 50.9 JCtop θ Junction-to-boardthermalresistance 31.8 JB °C/W ψ Junction-to-topcharacterizationparameter 5 JT ψ Junction-to-boardcharacterizationparameter 13.5 JB θ Junction-to-case(bottom)thermalresistance 7.1 JCbot 2 Copyright©2011–2012,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54329
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 RECOMMENDED OPERATING CONDITIONS overoperatingfree-airtemperaturerange(unlessotherwisenoted) MIN MAX UNIT V Supplyinputvoltagerange 4.5 18 V IN VBST –0.1 24 VBST(10nstransient) -0.1 27 VBST(vsSW) –0.1 5.7 SS –0.1 5.7 V Inputvoltagerange EN –0.1 18 V I VFB –0.1 5.5 SW –1.8 18 SW(10nstransient) –3 21 GND –0.1 0.1 V Outputvoltagerange VREG5 –0.1 5.7 V O I OutputCurrentrange I 0 10 mA O VREG5 T Operatingfree-airtemperature –40 85 °C A T Operatingjunctiontemperature –40 150 °C J ELECTRICAL CHARACTERISTICS overoperatingfree-airtemperaturerange,V =12V(unlessotherwisenoted) IN PARAMETER TESTCONDITIONS MIN TYP MAX UNIT SUPPLYCURRENT V current,T =25°C,EN=5V, I Operating-non-switchingsupplycurrent IN A 800 1200 μA VIN V =0.8V FB I Shutdownsupplycurrent V current,T =25°C,EN=0V 4.3 10 μA VINSDN IN A LOGICTHRESHOLD V ENhigh-levelinputvoltage EN 1.6 V ENH V ENlow-levelinputvoltage EN 0.45 V ENL R ENpinresistancetoGND V =12V 220 440 880 kΩ EN EN V VOLTAGEANDDISCHARGERESISTANCE FB V V thresholdvoltage T =25°C,V =1.05V,continuousmode 749 765 781 mV FBTH FB A O I V inputcurrent V =0.8V,T =25°C 0 ±0.1 μA VFB FB FB A V OUTPUT REG5 T =25°C,6.0V<V <18V, V V outputvoltage A IN 5.5 V VREG5 REG5 0<I <5mA VREG5 I Outputcurrent V =6V,V =4.0V,T =25°C(1) 60 mA VREG5 IN REG5 A MOSFET R Highsideswitchresistance 25°C,V -SW=5.5V(1) 100 mΩ DS(on)h BST R Lowsideswitchresistance 25°C(1) 74 mΩ DS(on)l CURRENTLIMIT I Currentlimit Lout=1.5μH(1) 3.5 4.2 5.7 A ocl (1) Notproductiontested. Copyright©2011–2012,TexasInstrumentsIncorporated 3 ProductFolderLink(s):TPS54329
TPS54329 SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 www.ti.com ELECTRICAL CHARACTERISTICS (continued) overoperatingfree-airtemperaturerange,V =12V(unlessotherwisenoted) IN PARAMETER TESTCONDITIONS MIN TYP MAX UNIT THERMALSHUTDOWN Shutdowntemperature (2) 165 T Thermalshutdownthreshold °C SDN Hysteresis (2) 35 ON-TIMETIMERCONTROL t Ontime V =12V,V =1.05V 150 ns ON IN O t Minimumofftime T =25°C,V =0.7V(2) 260 ns OFF(MIN) A FB SOFTSTART I SSchargecurrent V =1V 4.2 6.0 7.8 μA SSC SS I SSdischargecurrent V =0.5V 0.1 0.2 mA SSD SS UVLO WakeupV voltage 3.75 REG5 UVLO UVLOthreshold V HysteresisV voltage 0.33 REG5 (2) Notproductiontested. 4 Copyright©2011–2012,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54329
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 DEVICE INFORMATION DDAPACKAGE (TOPVIEW) 1 VBST SS 8 TPS54329 2 VIN DDA EN 7 (HSOP8) 3 SW Power PAD VREG5 6 4 GND VFB 5 PINFUNCTIONS PIN DESCRIPTION NAME NO. Supplyinputforthehigh-sideFETgatedrivecircuit.Connect0.1µFcapacitorbetweenVBSTandSW VBST 1 pins.AninternaldiodeisconnectedbetweenVREG5andVBST. VIN 2 Inputvoltagesupplypin. SW 3 Switchnodeconnectionbetweenhigh-sideNFETandlow-sideNFET. Groundpin.Powergroundreturnforswitchingcircuit.ConnectsensitiveSSandVFBreturnstoGNDat GND 4 asinglepoint. VFB 5 Converterfeedbackinput.Connecttooutputvoltagewithfeedbackresistordivider. 5.5Vpowersupplyoutput.Acapacitor(typical0.47µF)shouldbeconnectedtoGND.VREG5isnot VREG5 6 activewhenENislow. EN 7 Enableinputcontrol.ENisactivehighandmustbepulleduptoenablethedevice. SS 8 Soft-startcontrol.AnexternalcapacitorshouldbeconnectedtoGND. ExposedThermal Thermalpadofthepackage.Mustbesolderedtoachieveappropriatedissipation.Mustbeconnectedto Backside Pad GND. Copyright©2011–2012,TexasInstrumentsIncorporated 5 ProductFolderLink(s):TPS54329
TPS54329 SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 www.ti.com FUNCTIONALBLOCKDIAGRAM EN 7 EN VIN Logic VIN 2 VREG5 VBST Control Logic 1 Ref + SS +PWM VFB 1 shot SW VO 5 - 3 XCON ON VREG5 VREG5 Ceramic 6 Capacitor SGND SS SS 4 8 Softstart GND PGND SGND + SW OCP - PGND VIN VREG5 UVLO Protection TSD Logic UVLO REF Ref 6 Copyright©2011–2012,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54329
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 OVERVIEW The TPS54329 is a 3-A synchronous step-down (buck) converter with two integrated N-channel MOSFETs. It operates using D-CAP2™ mode control. The fast transient response of D-CAP2™ control reduces the output capacitance required to meet a specific level of performance. Proprietary internal circuitry allows the use of low ESRoutputcapacitorsincludingceramicandspecialpolymertypes. DETAILED DESCRIPTION PWMOperation The main control loop of the TPS54329 is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2™ mode control. D-CAP2™ mode control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with bothlowESRandceramicoutputcapacitors.Itisstableevenwithvirtuallynorippleattheoutput. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one shot timer expires. This one shot is set by the converter input voltage, VIN, and the output voltage, VO, to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need forESRinducedoutputripplefromD-CAP2™modecontrol. PWMFrequencyandAdaptiveOn-TimeControl TPS54329 uses an adaptive on-time control scheme and does not have a dedicated on board oscillator. The TPS54329 runs with a pseudo-constant frequency of 650 kHz by using the input voltage and output voltage to set the on-time one-shot timer. The on-time is inversely proportional to the input voltage and proportional to the outputvoltage,therefore,whenthedutyratioisVOUT/VIN,thefrequencyisconstant. SoftStartandPre-BiasedSoftStart The soft start function is adjustable. When the EN pin becomes high, 6 μA current begins charging the capacitor which is connected from the SS pin to GND. Smooth control of the output voltage is maintained during start up. The equation for the slow start time is shown in Equation 1. VFB voltage is 0.765 V and SS pin source current is 6μA. C (nF)xV ´1.1 C (nF)x0.765´1.1 SS REF SS t (ms)= = SS I (mA) 6 SS (1) The TPS54329 contains a unique circuit to prevent current from being pulled from the output during startup if the output is pre-biased. When the soft-start commands a voltage higher than the pre-bias level (internal soft start becomes greater than feedback voltage V ), the controller slowly activates synchronous rectification by starting FB the first low side FET gate driver pulses with a narrow on-time. It then increments that on-time on a cycle-by- cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-bias output, and ensure that the out voltage (VO) starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal modeoperation. CurrentProtection The output overcurrent protection (OCP) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored by measuring the low-side FET switch voltage between the SW pin and GND. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated. During the on time of the high-side FET switch, the switch current increases at a linear rate determined by Vin, Vout, the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current I . The TPS54329 constantly OUT monitorsthelow-sideFETswitchvoltage,whichisproportionaltotheswitchcurrent,duringthelow-sideon-time. If the measured voltage is above the voltage proportional to the current limit, an internal counter is incremented per each SW cycle and the converter maintains the low-side switch on until the measured voltage is below the voltage corresponding to the current limit at which time the switching cycle is terminated and a new switching Copyright©2011–2012,TexasInstrumentsIncorporated 7 ProductFolderLink(s):TPS54329
TPS54329 SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 www.ti.com cycle begins. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner. If the over current condition exists for 7 consecutive switching cycles, the internal OCL threshold is set to a lower level, reducing the available output current. When a switching cycle occurs where the switch current is not above the lower OCL threshold, the counter is reset and the OCL limit is returned to the highervalue. There are some important considerations for this type of over-current protection. The load current one half of the peak-to-peak inductor current higher than the over-current threshold. Also when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. This may cause the output voltage to fall. When the over current condition is removed, the output voltagewillreturntotheregulatedvalue.Thisprotectionisnon-latching. UVLOProtection Undervoltage lock out protection (UVLO) monitors the voltage of the V pin. When the V voltage is lower REG5 REG5 thanUVLOthresholdvoltage,theTPS54329isshutoff.Thisisprotectionisnon-latching. ThermalShutdown TPS54329 monitors the temperature of itself. If the temperature exceeds the threshold value (typically 165°C), thedeviceisshutoff.Thisisnon-latchprotection. 8 Copyright©2011–2012,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54329
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 TYPICAL CHARACTERISTICS V =12V,T =25°C(unlessotherwisenoted). IN A 1200 16 VIN = 12 V VIN = 12 V 14 1000 A) µA) 12 urrent (µ 680000 Current ( 180 y C wn Suppl 400 Shutdo 46 200 2 0 0 −50 0 50 100 150 −50 0 50 100 150 Junction Temperature (°C) Junction Temperature (°C) G001 G002 Figure1.VINCURRENTvsJUNCTIONTEMPERATURE Figure2.VINSHUTDOWNCURRENTvs JUNCTIONTEMPERATURE 50 1.07 45 VIN = 18 V L = CLF7045 40 µA) 35 V) 1.06 Current ( 2350 Voltage ( 1.05 N Input 1250 Output E 1.04 10 VIN = 5 V 5 VIN = 12 V VIN = 18 V 0 1.03 0 5 10 15 20 0.0 0.5 1.0 1.5 2.0 2.5 3.0 EN Input Voltage (V) Output Current (A) G003 G004 Figure3.ENCURRENTvsENVOLTAGE Figure4.1.05-VOUTPUTVOLTAGEvsOUTPUTCURRENT 1.07 V (50 mV/div) OUT 1.06 V) e ( g I (1A/div) a OUT olt 1.05 V ut p ut O 1.04 IOUT = 0 A IOUT = 1 A 1.03 0 5 10 15 20 100μs/div Input Voltage (V) G005 G006 Figure5.1.05-VOUTPUTVOLTAGEvsINPUTVOLTAGE Figure6.1.05-V,50-mAto2-ALOADTRANSIENT RESPONSE Copyright©2011–2012,TexasInstrumentsIncorporated 9 ProductFolderLink(s):TPS54329
TPS54329 SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 www.ti.com TYPICAL CHARACTERISTICS V =12V,T =25°C(unlessotherwisenoted). IN A 100 L = CLF7045 EN (10 V/div) 90 %) 80 VREG5 (5 V/div) y ( nc 70 e ci V (0.5 V/div) Effi 60 OUT 50 VOUT = 1.8 V VOUT = 2.5 V VOUT = 3.3 V 40 400 µs/div 0.0 0.5 1.0 1.5 2.0 2.5 3.0 G007 Output Current (A) G008 Figure7.START-UPWAVEFORM Figure8.EFFICIENCYvsOUTPUTCURRENT 900 900 850 IOUT = 1 A 850 VIN = 12 V z) 800 z) 800 H H y (k 750 y (k 750 c c n 700 n 700 e e u u Freq 650 VOUT = 1.05 V Freq 650 g 600 VOUT = 1.2 V g 600 Switchin 550500 VVVOOOUUUTTT === 112...585 VVV Switchin 550500 VOUT = 1.05 V 450 VOUT = 3.3 V 450 VOUT = 1.8 V VOUT = 5.0 V VOUT = 3.3 V 400 400 0 5 10 15 20 0 0 1 2 2 2 3 Input Voltage (V) Output Current (A) G009 G010 Figure9.SWITCHINGFREQUENCYvsINPUTVOLTAGE Figure10.SWITCHINGFREQUENCYvs OUTPUTCURRENT 0.780 IO = 1 A VOUT= 1.05 V V (10 mV/div) OUT 0.775 V) 0.770 e ( g olta 0.765 SW (5 V/div) V B VF0.760 0.755 0.750 −40 −20 0 20 40 60 80 100 120 400 ns/div Junction Temperature (°C) G011 G012 Figure11.VfbVOLTAGEvsJUNCTIONTEMPERATURE Figure12.VOLTAGERIPPLEATOUTPUT(I =3A) O 10 Copyright©2011–2012,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54329
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 TYPICAL CHARACTERISTICS V =12V,T =25°C(unlessotherwisenoted). IN A V = 1.05 V OUT V (50 mV/div) IN SW (5 V/div) 400 ns/div G013 Figure13. VOLTAGERIPPLEATINPUT(I =3A) O Copyright©2011–2012,TexasInstrumentsIncorporated 11 ProductFolderLink(s):TPS54329
TPS54329 SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 www.ti.com DESIGN GUIDE StepByStepDesignProcedure Tobeginthedesignprocess,youmustknowafewapplicationparameters: • Inputvoltagerange • Outputvoltage • Outputcurrent • Outputvoltageripple • Inputvoltageripple U1 TPS54329DDA Figure14. Showstheschematicdiagramforthisdesignexample. OutputVoltageResistorsSelection The output voltage is set with a resistor divider from the output node to the VFB pin. It is recommended to use 1%toleranceorbetterdividerresistors.StartbyusingEquation2tocalculateV . OUT To improve efficiency at very light loads consider using larger value resistors, too high of resistance will be more susceptibletonoiseandvoltageerrorsfromtheVFBinputcurrentwillbemorenoticeable. æ R1ö VOUT =0.765x çççè1+ R2÷÷÷÷ø (2) OutputFilterSelection TheoutputfilterusedwiththeTPS54329isanLCcircuit.ThisLCfilterhasdoublepoleat: 1 F = P 2p L xC OUT OUT (3) At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS54329. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a –40 dB per decade rate and the phase drops rapidly. D-CAP2™ introduces a high frequency zero that reduces the gain roll off to –20 dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor selected for the output filter must be selected so that the double pole of Equation 3 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the valuesrecommendedinTable1 12 Copyright©2011–2012,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54329
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 Table1.RecommendedComponentValues OutputVoltage(V) R1(kΩ) R2(kΩ) C4(pF)(1) L1(µH) C8+C9+C10(µF) 1 6.81 22.1 1.5 20-68 1.05 8.25 22.1 1.5 20-68 1.2 12.7 22.1 1.5 20-68 1.5 21.5 22.1 1.5 20-68 1.8 30.1 22.1 5-22 2.2 20-68 2.5 49.9 22.1 5-22 2.2 20-68 3.3 73.2 22.1 5-22 2.2 20-68 5 124 22.1 5-22 3.3 20-68 6.5 165 22.1 5-22 3.3 20-68 (1) Optional Since the DC gain is dependent on the output voltage, the required inductor value will increase as the output voltage increases. For higher output voltages at or above 1.8 V, additional phase boost can be achieved by addingafeedforwardcapacitor(C4)inparallelwithR1 The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 4, Equation 5 and Equation 6. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. Use 650 kHz for f . SW MakesurethechoseninductorisratedforthepeakcurrentofEquation5andtheRMScurrentofEquation6. I = VOUT x VIN(max) -VOUT IPP V L x f IN(max) O SW (4) I lpp I =I + Ipeak O 2 (5) 1 I = I 2 + I 2 Lo(RMS) O 12 IPP (6) For this design example, the calculated peak current is 3.49 A and the calculated RMS current is 3.01 A. The inductorusedisaTDKCLF7045T-1R5Mwithapeakcurrentratingof7.3AandanRMScurrentratingof4.9A. The capacitor value and ESR determines the amount of output voltage ripple. The TPS54329 is intended for use with ceramic or other low ESR capacitors. Recommended values range from 20 µF to 68 µF. Use Equation 7 to determinetherequiredRMScurrentratingfortheoutputcapacitor. V x(V -V ) I = OUT IN OUT Co(RMS) 12 xV xL x f IN O SW (7) For this design three TDK C3216X5R0J106M 10 µF output capacitors are used. The typical ESR is 2 mΩ each. ThecalculatedRMScurrentis0.284Aandeachoutputcapacitorisratedfor4A. InputCapacitorSelection The TPS54229 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor over 10 μF is recommended for the decoupling capacitor. An additional 0.1 µF capacitor(C3)isrequiredtoprovideadditionalhighfrequencyfilteringandinsureaccuratecurrentlimitoperation. This capacitor must be placed as close to the IC pins 2 (VIN) and 4 (GND) as possible. The capacitor voltage ratingneedstobegreaterthanthemaximuminputvoltage. BootstrapCapacitorSelection A 0.1 µF. ceramic capacitor must be connected between the VBST to SW pin for proper operation. It is recommendedtouseaceramiccapacitor. Copyright©2011–2012,TexasInstrumentsIncorporated 13 ProductFolderLink(s):TPS54329
TPS54329 SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 www.ti.com VREG5CapacitorSelection A 0.47 µF. ceramic capacitor must be connected between the VREG5 to GND pin for proper operation. It is recommendedtouseaceramiccapacitor. THERMAL INFORMATION This 8-pin DDA package incorporates an exposed thermal pad that is designed to be directly to an external heartsick. The thermal pad must be soldered directly to the printed board (PCB). After soldering, the PCB can be used as a heartsick. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heartsick structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit(IC). For additional information on the exposed thermal pad and how to use the advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD™ Thermally Enhanced Package, Texas Instruments Literature No. SLMA002andApplicationBrief,PowerPAD™MadeEasy,TexasInstrumentsLiteratureNo.SLMA004. Theexposedthermalpaddimensionsforthispackageareshowninthefollowingillustration. Figure15. ThermalPadDimensions(TopView) 14 Copyright©2011–2012,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54329
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 LAYOUT CONSIDERATIONS 1. Keeptheinputswitchingcurrentloopassmallaspossible. 2. Keep the SW node as physically small and short as possible to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedbackpinofthedevice. 3. Keepanalogandnon-switchingcomponentsawayfromswitchingcomponents. 4. Makeasinglepointconnectionfromthesignalgroundtopowerground. 5. Donotallowswitchingcurrenttoflowunderthedevice. 6. KeepthepatternlinesforVINandPGNDbroad. 7. ExposedpadofdevicemustbeconnectedtoPGNDwithsolder. 8. VREG5capacitorshouldbeplacednearthedevice,andconnectedPGND. 9. OutputcapacitorshouldbeconnectedtoabroadpatternofthePGND. 10. Voltagefeedbackloopshouldbeasshortaspossible,andpreferablywithgroundshield. 11. Lower resistor of the voltage divider which is connected to the VFB pin should be tied to analog ground trace. 12. ProvidingsufficientviasforVIN,SWandPGNDconnection. 13. VIN input bypass capacitor and VIN high frequency bypass capacitor must be placed as near as possible to thedevice. 14. Performancebasedonfourlayerprintedcircuitboard. Copyright©2011–2012,TexasInstrumentsIncorporated 15 ProductFolderLink(s):TPS54329
TPS54329 SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 www.ti.com VIA to Power Ground Plane VIA to SW Copper Pour on Bottom or Internal Layer VIN ANALOG GROUND VIN VIN BOOST TRACE INPUT HIGH FREQENCY CAPACITOR BYPASS BYPASS CAPACITOR CAPACITOR VBST SS TO ENABLE VIN EN CONTROL SW VREG5 GND VFB BIAS SLOW CAP START CAP EXPOSED POWER THERMALPAD AREA GROUND FEEDBACK RESISTORS OUTPUT INDUCTOR SW node copper pour area on internal or POWER bottom layer GROUND Connection to POWER GROUND on internal or bottom layer VOUT OUTPUT FILTER CAPACITOR Figure16. PCBLayout 16 Copyright©2011–2012,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54329
TPS54329 www.ti.com SLVSAZ6A–SEPTEMBER2011–REVISEDMARCH2012 REVISION HISTORY ChangesfromOriginal(September2011)toRevisionA Page • Removed(SWIFT™)fromthedatasheettitle ..................................................................................................................... 1 • DeletedfromELECTRICALCHARACTERISTICStable,V andV ,deletedV MINandMAXvalues .................. 3 LN5 LD5 VREG5 • AddedinELECTRICALCHARACTERISTICStable,I ,R ,andR footnotereferences ................................ 3 VREG5 DS(on)h DS(on)l • Addedt footnotereferenceanddeletedMAXvalue .................................................................................................. 4 OFF(MIN) • DeletedfromELECTRICALCHARARACTERISTICS,UVLOMINandMAXvalues ........................................................... 4 • AddedTYPICALCHARACTERISTICSCondition ................................................................................................................ 9 Copyright©2011–2012,TexasInstrumentsIncorporated 17 ProductFolderLink(s):TPS54329
PACKAGE OPTION ADDENDUM www.ti.com 19-May-2015 PACKAGING INFORMATION Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) TPS54329DDA ACTIVE SO PowerPAD DDA 8 75 Green (RoHS CU NIPDAU | CU SN Level-2-260C-1 YEAR -40 to 85 54329 & no Sb/Br) TPS54329DDAR ACTIVE SO PowerPAD DDA 8 2500 Green (RoHS CU NIPDAU | CU SN Level-2-260C-1 YEAR -40 to 85 54329 & no Sb/Br) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. Addendum-Page 1
PACKAGE OPTION ADDENDUM www.ti.com 19-May-2015 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2
PACKAGE MATERIALS INFORMATION www.ti.com 5-May-2012 TAPE AND REEL INFORMATION *Alldimensionsarenominal Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1 Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant (mm) W1(mm) TPS54329DDAR SO DDA 8 2500 330.0 12.8 6.4 5.2 2.1 8.0 12.0 Q1 Power PAD PackMaterials-Page1
PACKAGE MATERIALS INFORMATION www.ti.com 5-May-2012 *Alldimensionsarenominal Device PackageType PackageDrawing Pins SPQ Length(mm) Width(mm) Height(mm) TPS54329DDAR SOPowerPAD DDA 8 2500 366.0 364.0 50.0 PackMaterials-Page2
GENERIC PACKAGE VIEW DDA 8 PowerPAD TM SOIC - 1.7 mm max height PLASTIC SMALL OUTLINE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4202561/G
None
None
None
IMPORTANTNOTICEANDDISCLAIMER TIPROVIDESTECHNICALANDRELIABILITYDATA(INCLUDINGDATASHEETS),DESIGNRESOURCES(INCLUDINGREFERENCE DESIGNS),APPLICATIONOROTHERDESIGNADVICE,WEBTOOLS,SAFETYINFORMATION,ANDOTHERRESOURCES“ASIS” ANDWITHALLFAULTS,ANDDISCLAIMSALLWARRANTIES,EXPRESSANDIMPLIED,INCLUDINGWITHOUTLIMITATIONANY IMPLIEDWARRANTIESOFMERCHANTABILITY,FITNESSFORAPARTICULARPURPOSEORNON-INFRINGEMENTOFTHIRD PARTYINTELLECTUALPROPERTYRIGHTS. TheseresourcesareintendedforskilleddevelopersdesigningwithTIproducts.Youaresolelyresponsiblefor(1)selectingtheappropriate TIproductsforyourapplication,(2)designing,validatingandtestingyourapplication,and(3)ensuringyourapplicationmeetsapplicable standards,andanyothersafety,security,orotherrequirements.Theseresourcesaresubjecttochangewithoutnotice.TIgrantsyou permissiontousetheseresourcesonlyfordevelopmentofanapplicationthatusestheTIproductsdescribedintheresource.Other reproductionanddisplayoftheseresourcesisprohibited.NolicenseisgrantedtoanyotherTIintellectualpropertyrightortoanythird partyintellectualpropertyright.TIdisclaimsresponsibilityfor,andyouwillfullyindemnifyTIanditsrepresentativesagainst,anyclaims, damages,costs,losses,andliabilitiesarisingoutofyouruseoftheseresources. TI’sproductsareprovidedsubjecttoTI’sTermsofSale(www.ti.com/legal/termsofsale.html)orotherapplicabletermsavailableeitheron ti.comorprovidedinconjunctionwithsuchTIproducts.TI’sprovisionoftheseresourcesdoesnotexpandorotherwisealterTI’sapplicable warrantiesorwarrantydisclaimersforTIproducts. MailingAddress:TexasInstruments,PostOfficeBox655303,Dallas,Texas75265 Copyright©2019,TexasInstrumentsIncorporated