ICGOO在线商城 > 集成电路(IC) > PMIC - 稳压器 - DC DC 开关稳压器 > TPS54260DRCT
数量阶梯 | 香港交货 | 国内含税 |
+xxxx | $xxxx | ¥xxxx |
查看当月历史价格
查看今年历史价格
TPS54260DRCT产品简介:
ICGOO电子元器件商城为您提供TPS54260DRCT由Texas Instruments设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 TPS54260DRCT价格参考。Texas InstrumentsTPS54260DRCT封装/规格:PMIC - 稳压器 - DC DC 开关稳压器, 可调式 降压 开关稳压器 IC 正 0.8V 1 输出 2.5A 10-VFDFN 裸露焊盘。您可以下载TPS54260DRCT参考资料、Datasheet数据手册功能说明书,资料中有TPS54260DRCT 详细功能的应用电路图电压和使用方法及教程。
参数 | 数值 |
产品目录 | 集成电路 (IC)半导体 |
描述 | IC REG BUCK ADJ 2.5A 10SON稳压器—开关式稳压器 3.5V-60Vin,2.5A,2.5 MHz Step Down SWIFT |
DevelopmentKit | TPS54260EVM-597 |
产品分类 | |
品牌 | Texas Instruments |
产品手册 | |
产品图片 | |
rohs | 符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求 |
产品系列 | 电源管理 IC,稳压器—开关式稳压器,Texas Instruments TPS54260DRCTSWIFT™, Eco-Mode™ |
数据手册 | |
产品型号 | TPS54260DRCT |
PCN其它 | |
PWM类型 | 电流模式 |
产品种类 | 稳压器—开关式稳压器 |
供应商器件封装 | 10-SON(3x3) |
其它名称 | 296-28102-2 |
制造商产品页 | http://www.ti.com/general/docs/suppproductinfo.tsp?distId=10&orderablePartNumber=TPS54260DRCT |
包装 | 带卷 (TR) |
同步整流器 | 无 |
商标 | Texas Instruments |
安装类型 | 表面贴装 |
安装风格 | SMD/SMT |
封装 | Reel |
封装/外壳 | 10-VFDFN 裸露焊盘 |
封装/箱体 | VSON-10 |
工作温度 | -40°C ~ 150°C |
工作温度范围 | - 40 C to + 125 C |
工厂包装数量 | 250 |
开关频率 | 581 kHz |
拓扑结构 | Buck |
最大工作温度 | + 85 C |
最大输入电压 | 60 V |
最小工作温度 | - 40 C |
最小输入电压 | 3.5 V |
标准包装 | 250 |
电压-输入 | 3.5 V ~ 60 V |
电压-输出 | 0.8 V ~ 58 V |
电流-输出 | 2.5A |
类型 | 降压(降压) |
系列 | TPS54260 |
设计资源 | http://www.digikey.com/product-highlights/cn/zh/texas-instruments-webench-design-center/3176 |
输出数 | 1 |
输出电压 | 8 V |
输出电流 | 2.5 A |
输出端数量 | 1 Output |
输出类型 | 可调式 |
配用 | /product-detail/zh/TPS54260EVM-597/296-30449-ND/2353725 |
频率-开关 | 100kHz ~ 2.5MHz |
Product Order Technical Tools & Support & Reference Folder Now Documents Software Community Design TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 TPS54260 3.5-V to 60-V Input, 2.5-A, Step-Down Converter With Eco-mode™ 1 Features 3 Description • 3.5-Vto60-VInputVoltageRange The TPS54260 device is a 60-V, 2.5-A, step-down 1 regulator with an integrated high-side MOSFET. • 200-mΩ High-SideMOSFET Current mode control provides simple external • HighEfficiencyatLightLoadsWithaPulse- compensation and flexible component selection. A SkippingEco-mode™ low-ripple, pulse skip mode reduces the no load, • 138-μAOperatingQuiescentCurrent regulated output supply current to 138 μA. Using the enable pin, shutdown supply current is reduced to • 1.3-μAShutdownCurrent 1.3 μA,whentheenablepinislow. • 100-kHzto2.5-MHzSwitchingFrequency Undervoltage lockout (UVLO) is internally set at • SynchronizestoExternalClock 2.5V,butcanbeincreasedusingtheenablepin.The • AdjustableSlowStartandSequencing output voltage startup ramp is controlled by the slow- • UVandOVPowergoodOutput start pin that can also be configured for sequencing and tracking. An open-drain powergood signal • AdjustableUVLOVoltageandHysteresis indicates the output is within 94% to 107% of its • 0.8-VInternalVoltageReference nominalvoltage. • 10-PinMSOPand 10-Pin3-mm×3-mmVSON A wide switching frequency range allows efficiency With PowerPAD™Packages and external component size to be optimized. • CreateaCustomDesignUsingtheTPS54260 Frequency foldback and thermal shutdown protects WithWEBENCH®PowerDesigner thepartduringanoverloadcondition. The TPS54260 is available in 10-pin thermally 2 Applications enhanced MSOP and 10-pin 3-mm × 3-mm SON • 12-V,24-Vand48-VIndustrialandCommercial PowerPADpackages. Low-PowerSystems DeviceInformation(1) • GSM,GPRSModulesinFleetManagement,E- Meters,andSecuritySystems PARTNUMBER PACKAGE BODYSIZE(NOM) HVSSOP(10) 3.00mm×3.00mm TPS54260 VSON(10) 3.00mm×3.00mm (1) For all available packages, see the orderable addendum at theendofthedatasheet. SimplifiedSchematic EfficiencyvsLoadCurrent 100 V VVIINN PWRGD IN 90 TPS54260 80 70 BOOT EN % 60 y - SS/TR PH VOUT enc 50 ci RT/CLK Effi 40 30 COMP VIN=12V VSENSE 20 VOUT=3.3V fsw=300kHz 10 GND 0 0 0.5 1.0 1.5 2.0 2.5 3.0 IO- Output Current -A Copyright © 2016,Texas Instruments Incorporated 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectualpropertymattersandotherimportantdisclaimers.PRODUCTIONDATA.
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Table of Contents 1 Features.................................................................. 1 7.4 DeviceFunctionalModes........................................28 2 Applications........................................................... 1 8 ApplicationandImplementation........................ 29 3 Description............................................................. 1 8.1 ApplicationInformation............................................29 4 RevisionHistory..................................................... 2 8.2 TypicalApplications ...............................................29 5 PinConfigurationandFunctions......................... 3 9 PowerSupplyRecommendations...................... 41 6 Specifications......................................................... 4 10 Layout................................................................... 41 6.1 AbsoluteMaximumRatings......................................4 10.1 LayoutGuidelines.................................................41 6.2 ESDRatings..............................................................4 10.2 LayoutExample....................................................41 6.3 RecommendedOperatingConditions.......................4 11 DeviceandDocumentationSupport................. 42 6.4 ThermalInformation..................................................5 11.1 DeviceSupport ....................................................42 6.5 ElectricalCharacteristics...........................................5 11.2 ReceivingNotificationofDocumentationUpdates42 6.6 TypicalCharacteristics..............................................7 11.3 CommunityResources..........................................42 7 DetailedDescription............................................ 11 11.4 Trademarks...........................................................42 7.1 Overview.................................................................11 11.5 ElectrostaticDischargeCaution............................42 7.2 FunctionalBlockDiagram.......................................12 11.6 Glossary................................................................43 7.3 FeatureDescription.................................................12 12 Mechanical,Packaging,andOrderable Information........................................................... 43 4 Revision History NOTE:Pagenumbersforpreviousrevisionsmaydifferfrompagenumbersinthecurrentversion. ChangesfromRevisionC(May2016)toRevisionD Page • AddedtopnavigatoriconforTIreferencedesign.................................................................................................................. 1 • AddedlinksforWEBENCH ................................................................................................................................................... 1 • ChangedtheminimumvalueforPH,10-nstransientfrom–2Vto–5V............................................................................... 4 ChangesfromRevisionB(December2014)toRevisionC Page • Changedunit"A/V"to"S"throughoutthedocument.............................................................................................................. 1 • ChangedtheDGQandDRCpackageimagesinPinConfigurationandFunctions ............................................................. 3 • Deleted25°CfromtheTestconditionsofEnablethresholdvoltageintheElectricalCharacteristics................................... 5 • ChangedFigure9................................................................................................................................................................... 7 • ChangedTPS54360To:TPS54260inFigure27................................................................................................................. 15 • ChangedTPS54360To:TPS54260inFigure28 ............................................................................................................... 15 • Addedtext"Donotplacealow-impedance..."andFigure29totheEnableandAdjustingUndervoltageLockoutsection 16 • ChangedTPS54360To:TPS54260inFigure42 ............................................................................................................... 23 • Changed350µA/VTo:310µSforgm ,and10.5A/VTo:10.5Sforgm inFigure46................................................... 25 ea ps • ChangedtextFrom:"yieldsaninputvoltagerippleof206mV"To:"yieldsaninputvoltagerippleof473mV"inthe InputCapacitorsection......................................................................................................................................................... 33 ChangesfromRevisionA(December2010)toRevisionB Page • AddedPinConfigurationandFunctionssection,ESDRatingstable,FeatureDescriptionsection,DeviceFunctional Modes,ApplicationandImplementationsection,PowerSupplyRecommendationssection,Layoutsection,Device andDocumentationSupportsection,andMechanical,Packaging,andOrderableInformationsection .............................. 1 • Simplifiedfrontpageschematicforclarity.............................................................................................................................. 1 • DeletedJunction-to-ambientthermalresistance(customboard)fromThermalInformation................................................. 5 • Added"thelevelset"toFixedFrequencyPWMControldescription................................................................................... 12 2 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 ChangesfromOriginal(March2010)toRevisionA Page • Added10-Pin3mm×3mmSONtoFeaturesandDescription.............................................................................................. 1 • AddedSONpackage ............................................................................................................................................................. 3 • AddedDRCthermaldatatothermaltableanddeleteddissipationratingtable.................................................................... 5 5 Pin Configuration and Functions DGQPackage 10-PinHVSSOP DRCPackage TopView 10-PinVSON TopView BOOT 1 10 PH VIN 2 9 GND BOOT 1 10 PH EN 3 Thermal 8 COMP VIN 2 9 GND Thermal Pad Pad SS/TR 4 7 VSENSE EN 3 8 COMP RT/CLK 5 6 PWRGD SS/TR 4 7 VSENSE RT/CLK 5 6 PWRGD PinFunctions PIN I/O DESCRIPTION NAME NO. AbootstrapcapacitorisrequiredbetweenBOOTandPH.Ifthevoltageonthiscapacitorisbelowthe BOOT 1 O minimumrequiredbytheoutputdevice,theoutputisforcedtoswitchoffuntilthecapacitorisrefreshed. VIN 2 I Inputsupplyvoltage,3.5Vto60V. Enablepin,internalpull-upcurrentsource.Pullbelow1.2Vtodisable.Floattoenable.Adjusttheinput EN 3 I undervoltagelockoutwithtworesistors. Slow-startandTracking.Anexternalcapacitorconnectedtothispinsetstheoutputrisetime.Sincethe SS/TR 4 I voltageonthispinoverridestheinternalreference,itcanbeusedfortrackingandsequencing. ResistorTimingandExternalClock.Aninternalamplifierholdsthispinatafixedvoltagewhenusingan externalresistortogroundtosettheswitchingfrequency.IfthepinispulledabovethePLLupperthreshold, RT/CLK 5 I amodechangeoccursandthepinbecomesasynchronizationinput.Theinternalamplifierisdisabledand thepinisahighimpedanceclockinputtotheinternalPLL.Ifclockingedgesstop,theinternalamplifierisre- enabledandthemodereturnstoaresistorsetfunction. Anopendrainoutput,assertslowifoutputvoltageislowduetothermalshutdown,dropout,over-voltageor PWRGD 6 O ENshutdown. VSENSE 7 I Invertingnodeofthetransconductance(gm)erroramplifier. Erroramplifieroutput,andinputtotheoutputswitchcurrentcomparator.Connectfrequencycompensation COMP 8 O componentstothispin. GND 9 — Ground PH 10 O Thesourceoftheinternalhigh-sidepowerMOSFET. ThermalPad -- — GNDpinmustbeelectricallyconnectedtotheexposedpadontheprintedcircuitboardforproperoperation. Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 3 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com 6 Specifications 6.1 Absolute Maximum Ratings overoperatingtemperaturerange(unlessotherwisenoted)(1) MIN MAX UNIT VIN –0.3 65 EN –0.3 5 VSENSE –0.3 3 Inputvoltage COMP –0.3 3 V PWRGD –0.3 6 SS/TR –0.3 3 RT/CLK –0.3 3.6 BOOT-PH –0.3 8 Outputvoltage PH –0.6 65 V PH,10-nstransient –5 65 Voltagedifference PADtoGND –200 200 mV EN 100 μA BOOT 100 mA Sourcecurrent VSENSE 10 μA PH CurrentLimit A RT/CLK 100 μA VIN Currentlimit A COMP 100 μA Sinkcurrent PWRGD 10 mA SS/TR 200 μA Operatingjunctiontemperature,T –40 150 °C J Storagetemperature,T –65 150 °C stg (1) StressesbeyondthoselistedunderAbsoluteMaximumRatingsmaycausepermanentdamagetothedevice.Thesearestressratings onlyandfunctionaloperationofthedeviceattheseoranyotherconditionsbeyondthoseindicatedunderRecommendedOperating Conditionsisnotimplied.Exposuretoabsolute-maximum-ratedconditionsforextendedperiodsmayaffectdevicereliability. 6.2 ESD Ratings VALUE UNIT Human-bodymodel(HBM),perANSI/ESDA/JEDECJS-001(1) ±2000 V Electrostaticdischarge V (ESD) Charged-devicemodel(CDM),perJEDECspecificationJESD22-C101(2) ±500 (1) JEDECdocumentJEP155statesthat500-VHBMallowssafemanufacturingwithastandardESDcontrolprocess. (2) JEDECdocumentJEP157statesthat250-VCDMallowssafemanufacturingwithastandardESDcontrolprocess. 6.3 Recommended Operating Conditions overoperatingfree-airtemperaturerange(unlessotherwisenoted) MIN MAX UNIT V Inputsupplyvoltage 3.5 60 V I I Outputcurrent 2.5 A O T Operatingjunctiontemperature –40 150 °C J 4 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 6.4 Thermal Information TPS54260 THERMALMETRIC(1)(2) DGQ(HVSOP) DRC(VSON) UNIT 10PINS 10PINS R Junction-to-ambientthermalresistance(standardboard) 62.5 40 °C/W θJA R Junction-to-case(top)thermalresistance 83 65 °C/W θJC(top) R Junction-to-boardthermalresistance 28 8 °C/W θJB ψ Junction-to-topcharacterizationparameter 1.7 0.6 °C/W JT ψ Junction-to-boardcharacterizationparameter 20.1 7.5 °C/W JB R Junction-to-case(bottom)thermalresistance 21 7.8 °C/W θJC(bot) (1) Formoreinformationabouttraditionalandnewthermalmetrics,seetheICPackageThermalMetricsapplicationreport,SPRA953. (2) PowerratingataspecificambienttemperatureTAshouldbedeterminedwithajunctiontemperatureof150°C.Thisisthepointwhere distortionstartstosubstantiallyincrease.Seepowerdissipationestimateinapplicationsectionofthisdatasheetformoreinformation. 6.5 Electrical Characteristics T =–40°Cto150°C,V =3.5to60V(unlessotherwisenoted) J IN PARAMETER TESTCONDITIONS MIN TYP MAX UNIT SUPPLYVOLTAGE(VINPIN) Operatinginputvoltage 3.5 60 V Internalundervoltagelockoutthreshold Novoltagehysteresis,risingandfalling 2.5 V Shutdownsupplycurrent EN=0V,25°C,3.5V≤VIN≤60V 1.3 4 Operating:nonswitchingsupply μA VSENSE=0.83V,VIN=12V,25°C 138 200 current ENABLEANDUVLO(ENPIN) Enablethresholdvoltage Novoltagehysteresis,risingandfalling 1.15 1.25 1.36 V Enablethreshold+50mV –3.8 Inputcurrent μA Enablethreshold–50mV –0.9 Hysteresiscurrent –2.9 μA VOLTAGEREFERENCE T =25°C 0.792 0.8 0.808 J Voltagereference V 0.784 0.8 0.816 HIGH-SIDEMOSFET VIN=3.5V,BOOT-PH=3V 300 On-resistance mΩ VIN=12V,BOOT-PH=6V 200 410 ERRORAMPLIFIER Inputcurrent 50 nA Erroramplifiertransconductance(g ) –2μA<I <2μA,V =1V 310 μS M COMP COMP Erroramplifiertransconductance(gM) –2μA<ICOMP<2μA,VCOMP=1V, 70 μS duringslow-start V =0.4V VSENSE Erroramplifierdcgain V =0.8V 10,000 V/V VSENSE Erroramplifierbandwidth 2700 kHz Erroramplifiersource/sink V =1V,100mVoverdrive ±27 μA (COMP) COMPtoswitchcurrent 10.5 S transconductance CURRENTLIMIT Currentlimitthreshold VIN=12V,T =25°C 3.5 6.1 A J THERMALSHUTDOWN Thermalshutdown 182 °C Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 5 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Electrical Characteristics (continued) T =–40°Cto150°C,V =3.5to60V(unlessotherwisenoted) J IN PARAMETER TESTCONDITIONS MIN TYP MAX UNIT TIMINGRESISTORANDEXTERNALCLOCK(RT/CLKPIN) SwitchingfrequencyrangeusingRT 100 2500 kHz mode f Switchingfrequency R =200kΩ 450 581 720 kHz SW T SwitchingfrequencyrangeusingCLK 300 2200 kHz mode MinimumCLKinputpulsewidth 40 ns RT/CLKhighthreshold 1.9 2.2 V RT/CLKlowthreshold 0.5 0.7 V RT/CLKfallingedgetoPHrisingedge Measuredat500kHzwithRTresistorinseries 60 ns delay PLLlockintime Measuredat500kHz 100 μs SLOW-STARTANDTRACKING(SS/TR) Chargecurrent V =0.4V 2 μA SS/TR SS/TR-to-VSENSEmatching V =0.4V 45 mV SS/TR SS/TR-to-referencecrossover 98%nominal 1.15 V SS/TRdischargecurrent(overload) VSENSE=0V,V(SS/TR)=0.4V 382 μA SS/TRdischargevoltage VSENSE=0V 54 mV POWERGOOD(PWRGDPIN) VSENSEfalling 92% VSENSErising 94% V VSENSEthreshold VSENSE VSENSErising 109% VSENSEfalling 107% Hysteresis VSENSEfalling 2% Outputhighleakage VSENSE=VREF,V(PWRGD)=5.5V,25°C 10 nA Onresistance I(PWRGD)=3mA,VSENSE<0.79V 50 Ω MinimumVINfordefinedoutput V(PWRGD)<0.5V,II(PWRGD)=100μA 0.95 1.5 V 6 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 6.6 Typical Characteristics W)500 0.816 m e ( nc On-State Resista327550 BOOT-PH = 3 VBOOT-PH = 6 V Reference (V) 00..880080 n-Source 125 Voltage 0.792 ai Dr atic St 0 0.784 –50 –25 0 25 50 75 100 125 150 –50 –25 0 25 50 75 100 125 150 JunctionTemperature (°C) JunctionTemperature (°C) C001 C002 V =12V V =12V I I Figure1.OnResistancevsJunctionTemperature Figure2.VoltageReferencevsJunctionTemperature 7.0 610 V= 12 V I 600 6.5 z) H k A y (590 h Current -6.0 Frequenc580 witc ng S hi570 c 5.5 wit S 560 5.0 550 -50 -25 0 25 50 75 100 125 150 –50 –25 0 25 50 75 100 125 150 TJ- Junction Temperature - °C JunctionTemperature (°C) C004 VI=12V VI=12V RT=200kΩ Figure3.SwitchCurrentLimitvsJunctionTemperature Figure4.SwitchingFrequencyvsJunctionTemperature 2500 500 2000 400 Hz) Hz) Frequency (k1500 Frequency (k 300 witching 1000 witching 200 S 500 S 100 0 0 0 25 50 75 100 125 150 175 200 200 300 400 500 600 700 800 900 1000 1100 1200 RT/CLK Resistance (kW) RT/CLK Resistance (kW) C005 C006 VI=12V VI=12V TJ=25°C TJ=25°C Figure5.SwitchingFrequencyvsRT/CLKResistanceHigh- Figure6.SwitchingFrequencyvsRT/CLKResistanceLow- FrequencyRange FrequencyRange Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 7 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Typical Characteristics (continued) 120 500 VI= 12 V VI= 12 V 450 100 400 80 S S m -m m -m350 g g 60 300 40 250 20 200 -50 -25 0 25 50 75 100 125 150 -50 -25 0 25 50 75 100 125 150 TJ- Junction Temperature - °C TJ- Junction Temperature - °C Figure7.EATransconductanceDuringSlow-Startvs Figure8.EATransconductancevsJunctionTemperature JunctionTemperature 1.40 –3.25 –3.5 V) 1.30 d ( N Threshol 1.20 μI(A)(EN)–3.75 E –4 1.10 -50 -25 0 25 50 75 100 125 150 –4.25 Junction Temperature (qC) –50 –25 0 25 50 75 100 125 150 D001 VI=12V JunctionTemperature (°C) C010 V =12V I V =Theshold+50mV I(EN) Figure9.ENPinVoltagevsJunctionTemperature Figure10.ENPinCurrentvsJunctionTemperature –0.8 –1 –0.85 –1.5 A) A) μI((EN) –0.9 μI((SS/TR) –2 –0.95 –2.5 –1 –3 –50 –25 0 25 50 75 100 125 150 –50 –25 0 25 50 75 100 125 150 JunctionTemperature (°C) JunctionTemperature (°C) C011 C012 VI=12V VI=12V V =Theshold–50mV I(EN) Figure11.ENPinCurrentvsJunctionTemperature Figure12.SS/TRChargeCurrentvsJunctionTemperature 8 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 Typical Characteristics (continued) 575 100 V = 12 V I 500 80 A 425 nal fsw 60 m mi -SS/TR) 350 of No 40 II( % 20 275 0 200 0 0.2 0.4 0.6 0.8 -50 0 50 100 150 V (V) TJ- Junction Temperature - °C SENSE C014 V =12V I T =25°C J Figure13.SS/TRDischargeCurrentvsJunction Figure14.SwitchingFrequencyvsVSENSE Temperature 2 2 1.5 1.5 A) A) μ μ ( 1 ( 1 I(VIN) I(VIN) 0.5 0.5 0 0 –50 –25 0 25 50 75 100 125 150 0 10 20 30 40 50 60 JunctionTemperature (°C) Input Voltage (V) C015 C016 V =12V T =25°C I J Figure15.ShutdownSupplyCurrentvsJunction Figure16.ShutdownSupplyCurrentvsInputVoltage(V ) in Temperature 210 170 190 VVII(V=S 1E2N SVE,)= 0.83 V TVJI(V=S E2N5SoCE),= 0.83 V 170 150 A 150 A m m I-(VIN) 130 I-(VIN) 130 110 90 70 110 -50 0 50 100 150 0 20 40 60 TJ- Junction Temperature - °C VI- Input Voltage - V Figure17.VINSupplyCurrentvsJunctionTemperature Figure18.VINSupplyCurrentvsInputVoltage Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 9 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Typical Characteristics (continued) 100 115 VSENSE Rising 80 V)ref110 % of 105 VSENSE Falling W) 60 d ( ON ( shol100 RDS 40 DThre 95 VSENSE Rising G R W 20 P 90 VSENSE Falling 0 85 –50 –25 0 25 50 75 100 125 150 –50 –25 0 25 50 75 100 125 150 JunctionTemperature (°C) JunctionTemperature (°C) C019 C020 V =12V V =12V I I Figure19.PWRGDOnResistancevsJunctionTemperature Figure20.PWRGDThresholdvsJunctionTemperature 2.5 3 2.25 2.75 V) ( V) VI(BOOT-PH) 2 V(I(VIN) 2.50 1.75 2.25 1.5 2 –50 –25 0 25 50 75 100 125 150 -50 -25 0 25 50 75 100 125 150 JunctionTemperature (°C) JunctionTemperature (°C) C021 C022 Figure21.BOOT-PHUVLOvsJunctionTemperature Figure22.InputVoltage(UVLO)vsJunctionTemperature 600 60 V = 0.4 V V= 12 V, (SS/TR) 500 TI= 25oC 50 VI= 12 V J 400 40 V V m m Offset - 300 Offset - 30 200 20 100 10 0 0 0 100 200 300 400 500 600 700 800 -50 -25 0 25 50 75 100 125 150 VSENSE - mV TJ- Junction Temperature - °C Figure23.SS/TRtoVSENSEOffsetvsVSENSE Figure24.SS/TRtoVSENSEOffsetvsTemperature 10 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 7 Detailed Description 7.1 Overview The TPS54260 device is a 60-V, 2.5-A, step-down (buck) regulator with an integrated high-side N-channel MOSFET. To improve performance during line and load transients the device implements a constant frequency, current mode control which reduces output capacitance and simplifies external frequency compensation design. The wide switching frequency of 100kHz to 2500kHz allows for efficiency and size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device has an internal phase lock loop (PLL) on the RT/CLK pin that is used to synchronize the power switchturnontoafallingedgeofanexternalsystemclock. The TPS54260 has a default start up voltage of approximately 2.5V. The EN pin has an internal pull-up current source that can be used to adjust the input voltage under voltage lockout (UVLO) threshold with two external resistors. In addition, the pull up current provides a default condition. When the EN pin is floating the device will operate. The operating current is 138μA when not switching and under no load. When the device is disabled, the supplycurrentis1.3μA. The integrated 200mΩ high side MOSFET allows for high efficiency power supply designs capable of delivering 2.5 amperes of continuous current to a load. The TPS54260 reduces the external component count by integrating the boot recharge diode. The bias voltage for the integrated high side MOSFET is supplied by a capacitor on the BOOT to PH pin. The boot capacitor voltage is monitored by an UVLO circuit and will turn the high side MOSFET off when the boot voltage falls below a preset threshold. The TPS54260 can operate at high duty cycles because of the boot UVLO. The output voltage can be stepped down to as low as the 0.8V reference. The TPS54260 has a powergood comparator (PWRGD) which asserts when the regulated output voltage is less than 92% or greater than 109% of the nominal output voltage. The PWRGD pin is an open drain output which deasserts when the VSENSE pin voltage is between 94% and 107% of the nominal output voltage allowing the pintotransitionhighwhenapull-upresistorisused. The TPS54260 minimizes excessive output overvoltage (OV) transients by taking advantage of the OV powergood comparator. When the OV comparator is activated, the high-side MOSFET is turned off and masked fromturningonuntiltheoutputvoltageislowerthan107%. The SS/TR (slow-start / tracking) pin is used to minimize inrush currents or provide power supply sequencing during power-up. A small value capacitor should be coupled to the pin to adjust the slow-start time. A resistor dividercanbecoupledtothepinforcriticalpowersupplysequencingrequirements.TheSS/TRpinisdischarged before the output powers up. This discharging ensures a repeatable restart after an over-temperature fault, UVLOfaultoradisabledcondition. The TPS54260, also, discharges the slow-start capacitor during overload conditions with an overload recovery circuit. The overload recovery circuit will slow start the output from the fault voltage to the nominal regulation voltage once a fault condition is removed. A frequency foldback circuit reduces the switching frequency during start-upandovercurrentfaultconditionstohelpcontroltheinductorcurrent. Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 11 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com 7.2 Functional Block Diagram PWRGD EN VIN 6 3 2 Shutdown Thermal Shutdown UVLO Enable UV Logic Comparator Shutdown Shutdown Logic OV Enable Threshold Boot Charge Voltage Minimum Boot Reference Clamp UVLO Current Pulse Sense ERROR Skip AMPLIFIER PWM VSENSE 7 Comparator 1 BOOT SS/TR 4 Logic And PWM Latch Shutdown Slope Compensation COMP 8 10PH 11 POWERPAD Frequency Shift Overload Maximum Recovery Clamp Oscillator TPS54260Block Diagram 9 GND with PLL 5 RT/CLK Copyright © 2016,Texas Instruments Incorporated 7.3 Feature Description 7.3.1 FixedFrequencyPWMControl The TPS54260 uses an adjustable fixed frequency, peak current mode control. The output voltage is compared through external resistors on the VSENSE pin to an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turn on of the high-side power switch. The error amplifier output is compared to the high-side power switch current. When the power switch current reaches the level set by the COMP voltage, the power switch is turned off. The COMP pin voltage will increase and decrease as the output current increases and decreases. The device implements a current limit by clamping the COMP pin voltage to a maximumlevel.TheEco-ModeisimplementedwithaminimumclampontheCOMPpin. 7.3.2 SlopeCompensationOutputCurrent The TPS54260 adds a compensating ramp to the switch current signal. This slope compensation prevents sub- harmonicoscillations.Theavailablepeakinductorcurrentremainsconstantoverthefulldutycyclerange. 12 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 Feature Description (continued) 7.3.3 Pulse-SkipEco-Mode The TPS54260 operates in a pulse-skip Eco-Mode at light-load currents to improve efficiency by reducing switching and gate drive losses. The TPS54260 is designed so that if the output voltage is within regulation and the peak switch current at the end of any switching cycle is below the pulse-skipping current threshold, the device enters Eco-Mode. This current threshold is the current level corresponding to a nominal COMP voltage or 500mV. WheninEco-Mode,theCOMPpinvoltageisclampedat500mVandthehigh-sideMOSFETisinhibited.Further decreasesinloadcurrentorinoutputvoltagecannotdrivetheCOMPpinbelowthisclampvoltagelevel. Since the device is not switching, the output voltage begins to decay. As the voltage control loop compensates forthefallingoutputvoltage,theCOMPpinvoltagebeginstorise.Atthistime,thehigh-sideMOSFETisenabled andaswitchingpulseinitiatesonthenextswitchingcycle.ThepeakcurrentissetbytheCOMPpinvoltage.The output voltage re-charges the regulated value, then the peak switch current starts to decrease, and eventually fallsbelowtheEco-ModethresholdatwhichtimethedeviceagainentersEco-Mode. For Eco-Mode operation, the TPS54260 senses peak current, not average or load current, so the load current where the device enters Eco-Mode is dependent on the output inductor value. For example, the circuit in Figure 50 enters Eco-Mode at about 5 mA of output current. When the load current is low and the output voltage is within regulation, the device enters a sleep mode and draws only 138-μA input quiescent current. The internal PLL remains operating when in sleep mode. When operating at light-load currents in the pulse-skip mode, the switchingtransitionsoccursynchronouslywiththeexternalclocksignal. 7.3.4 Low-DropoutOperationandBootstrapVoltage(BOOT) The TPS54260 has an integrated boot regulator, and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET is off and the low-side diode conducts. The value of this ceramic capacitor should be 0.1 μF. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended becauseofthestablecharacteristicsovertemperatureandvoltage. To improve dropout, the TPS54260 is designed to operate at 100% duty cycle as long as the BOOT to PH pin voltage is greater than 2.1 V. When the voltage from BOOT to PH drops below 2.1 V, the high-side MOSFET is turnedoffusinganUVLOcircuitwhichallowsthelow-sidediodetoconductandrefreshthechargeontheBOOT capacitor. Since the supply current sourced from the BOOT capacitor is low, the high-side MOSFET can remain on for more switching cycles than are required to refresh the capacitor, thus the effective duty cycle of the switchingregulatorishigh. The effective duty cycle during dropout of the regulator is mainly influenced by the voltage drops across the power MOSFET, inductor resistance, low-side diode and printed circuit board resistance. During operating conditions in which the input voltage drops and the regulator is operating in continuous conduction mode, the high-side MOSFET can remain on for 100% of the duty cycle to maintain output regulation, until the BOOT to PH voltagefallsbelow2.1V. Pay attention in maximum duty cycle applications which experience extended time periods with light loads or no load. When the voltage across the BOOT capacitor falls below the 2.1V UVLO threshold, the high-side MOSFET is turned off, but there may not be enough inductor current to pull the PH pin down to recharge the BOOT capacitor. The high-side MOSFET of the regulator stops switching because the voltage across the BOOT capacitor is less than 2.1 V. The output capacitor then decays until the difference in the input voltage and output voltage is greater than 2.1 V, at which point the BOOT UVLO threshold is exceeded, and the device starts switching again until the desired output voltage is reached. This operating condition persists until the input voltage and/or the load current increases. TI recommends adjusting the VIN stop voltage greater than the BOOT UVLO trigger condition at the minimum load of the application using the adjustable VIN UVLO feature with resistorsontheENpin. The start and stop voltages for typical 3.3-V and 5-V output applications are shown in Figure 25 and Figure 26. The voltages are plotted versus load current. The start voltage is defined as the input voltage needed to regulate the output within 1%. The stop voltage is defined as the input voltage at which the output drops by 5% or stops switching. Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 13 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Feature Description (continued) During high duty cycle conditions, the inductor current ripple increases while the BOOT capacitor is being recharged resulting in an increase in ripple voltage on the output. This is due to the recharge time of the boot capacitorbeinglongerthanthetypicalhigh-sideoff-timewhenswitchingoccurseverycycle. 4 5.6 3.8 5.4 V) V) ge ( 3.6 Start ge ( 5.2 Start a a olt olt V V ut 3.4 Stop ut 5 p p n n I I Stop 3.2 4.8 3 4.6 0 0.05 0.10 0.15 0.20 0 0.05 0.10 0.15 0.20 Output Current (A) Output Current (A) C025 C026 Figure25.3.3VStart/StopVoltage Figure26.5.0VStart/StopVoltage 7.3.5 ErrorAmplifier The TPS54260 has a transconductance amplifier for the error amplifier. The error amplifier compares the VSENSE voltage to the lower of the SS/TR pin voltage or the internal 0.8-V voltage reference. The transconductance (gm) of the error amplifier is 310 μS during normal operation. During the slow-start operation, thetransconductanceisafractionofthenormaloperatinggm.WhenthevoltageoftheVSENSEpinisbelow0.8 VandthedeviceisregulatingusingtheSS/TRvoltage,thegmis70 μS. The frequency compensation components (capacitor, series resistor and capacitor) are added to the COMP pin toground. 7.3.6 VoltageReference The voltage reference system produces a precise ±2% voltage reference over temperature by scaling the output ofatemperaturestablebandgapcircuit. 7.3.7 AdjustingtheOutputVoltage The output voltage is set with a resistor divider from the output node to the VSENSE pin. TI recommends using 1%toleranceorbetterdividerresistors.Startwitha10-kΩ fortheR2resistorandusetheEquation1tocalculate R1. To improve efficiency at light loads consider using larger value resistors. If the values are too high, the regulatorwillbemoresusceptibletonoiseandvoltageerrorsfromtheVSENSEinputcurrentwillbenoticeable. æVout - 0.8Vö R1=R2 ´ ç ÷ è 0.8V ø (1) 7.3.8 EnableandAdjustingUndervoltageLockout The TPS54260 is disabled when the VIN pin voltage falls below 2.5 V. If an application requires a higher undervoltage lockout (UVLO), use the EN pin as shown in Figure 27 to adjust the input voltage UVLO by using the two external resistors. Though it is not necessary to use the UVLO adjust registers, for operation it is highly recommended to provide consistent power-up behavior. The EN pin has an internal pullup current source, I1, of 0.9μA that provides the default condition of the TPS54260 operating when the EN pin floats. Once the EN pin voltage exceeds 1.25 V, an additional 2.9 μA of hysteresis, Ihys, is added. This additional current facilitates input voltage hysteresis. Use Equation 2 to set the external hysteresis for the input voltage. Use Equation 3 to set the inputstartvoltage. 14 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 Feature Description (continued) TPS54260 VIN Ihys I1 R1 1.18mA 3.35mA + R2 EN 1.25 V - Copyright © 2016,Texas Instruments Incorporated Figure27. AdjustableUndervoltageLockout(UVLO) V -V R1= START STOP I HYS (2) V R2= ENA V -V START ENA +I R1 1 (3) Another technique to add input voltage hysteresis is shown in Figure 28. This method may be used, if the resistance values are high from the previous method and a wider voltage hysteresis is needed. The resistor R3 sourcesadditionalhysteresiscurrentintotheENpin. TPS54260 VIN Ihys R1 I1 3.35mA 1.18mA + R2 EN 1.25 V - VOUT R3 Copyright © 2016,Texas Instruments Incorporated Figure28. AddingAdditionalHysteresis V -V R1= START STOP V I + OUT HYS R3 (4) V R2= ENA V -V V START ENA +I - ENA R1 1 R3 (5) Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 15 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Feature Description (continued) Do not place a low-impedance voltage source with greater than 5 V directly on the EN pin. Do not place a capacitor directly on the EN pin if V > 5 V when using a voltage divider to adjust the start and stop voltage. EN The node voltage, (see Figure 29) must remain equal to or less than 5.8 V. The zener diode can sink up to 100 µA. The EN pin voltage can be greater than 5 V if the V voltage source has a high impedance and does IN notsourcemorethan100µAintotheENpin. VIN R1 ENA Node 10 kW R2 5.8V Figure29. NodeVoltage 7.3.9 Slow-Start/TrackingPin(SS/TR) The TPS54260 effectively uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the power-supply's reference voltage and regulates the output accordingly. A capacitor on the SS/TR pin-to- ground implements a slow-start time. The TPS54260 has an internal pullup current source of 2 μA that charges the external slow-start capacitor. The calculations for the slow-start time (10% to 90%) are shown in Equation 6. The voltage reference (V ) is 0.8 V and the slow-start current (I ) is 2 μA. The slow-start capacitor should REF SS remainlowerthan0.47μFandgreaterthan0.47nF. Tss(ms) ´ Iss(mA) Css(nF)= Vref(V) ´ 0.8 (6) At power-up, the TPS54260 will not start switching until the slow-start pin is discharged to less than 40 mV to ensureaproperpower-up,seeFigure30. Also, during normal operation, the TPS54260 will stop switching and the SS/TR must be discharged to 40 mV, whentheVINUVLOisexceeded,ENpinpulledbelow1.25V,orathermalshutdowneventoccurs. The VSENSE voltage will follow the SS/TR pin voltage with a 45-mV offset up to 85% of the internal voltage reference. When the SS/TR voltage is greater than 85% on the internal reference voltage the offset increases as the effective system reference transitions from the SS/TR voltage to the internal voltage reference (see Figure23).TheSS/TRvoltagewillramplinearlyuntilclampedat1.7V. 16 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 Feature Description (continued) EN SS/TR V SENSE VOUT Figure30. OperationofSS/TRPinwhenStarting 7.3.10 OverloadRecoveryCircuit The TPS54260 has an overload recovery (OLR) circuit. The OLR circuit will slow start the output from the overload voltage to the nominal regulation voltage once the fault condition is removed. The OLR circuit will discharge the SS/TR pin to a voltage slightly greater than the VSENSE pin voltage using an internal pulldown of 382 μA when the error amplifier is changed to a high voltage from a fault condition. When the fault condition is removed,theoutputwillslowstartfromthefaultvoltagetonominaloutputvoltage. 7.3.11 Sequencing Many of the common power supply sequencing methods can be implemented using the SS/TR, EN and PWRGD pins. The sequential method can be implemented using an open-drain output of a power-on reset pin of another device. The sequential method is illustrated in Figure 31 using two TPS54260 devices. The powergood is coupled to the EN pin on the TPS54260 which will enable the second power supply once the primary supply reaches regulation. If needed, a 1-nF ceramic capacitor on the EN pin of the second power supply will provide a 1-msstart-updelay.Figure32showstheresultsofFigure31. Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 17 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Feature Description (continued) TPS54260 PWRGD EN EN EN1 SS/TR SS/TR PWRGD1 PWRGD VOUT1 VOUT2 Figure31.SchematicforSequentialStart-UpSequence Figure32.SequentialStart-UpusingENandPWRGD TTPPSS5544126600 3 EN EN1, EN2 4 SS/TR 6 PWRGD VOUT1 TTPPSS5544126600 VOUT2 3 EN 4 SS/TR 6 PWRGD Figure33.SchematicforRatiometricStart-UpSequence Figure34.RatiometricStart-UpusingCoupledSS/TR Pins 18 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 Figure 33 shows a method for ratio-metric start-up sequence by connecting the SS/TR pins together. The regulator outputs will ramp up and reach regulation at the same time. When calculating the slow-start time, the pullupcurrentsourcemustbedoubledinEquation6.Figure34showstheresultsofFigure33. TPS54260 EN VOUT1 SS/TR PWRGD TPS54260 EN VOUT2 R1 SS/TR R2 PWRGD R3 R4 Copyright © 2016,Texas Instruments Incorporated Figure35. SchematicforRatio-MetricandSimultaneousStart-UpSequence Ratio-metric and simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 35 to the output of the power supply that needs to be tracked or another voltage reference source. Using Equation 7 and Equation 8, the tracking resistors can be calculated to initiate the Vout2 slightly before, after or at the same time as Vout1. Equation 9 is the voltage difference between Vout1 and Vout2 atthe95%ofnominaloutputregulation. The deltaV variable is zero volts for simultaneous sequencing. To minimize the effect of the inherent SS/TR to VSENSE offset (Vssoffset) in the slow-start circuit and the offset created by the pullup current source (Iss) and trackingresistors,theVssoffsetandIssareincludedasvariablesintheequations. To design a ratio-metric start-up in which the Vout2 voltage is slightly greater than the Vout1 voltage when Vout2 reachesregulation,useanegativenumberinEquation7throughEquation9fordeltaV.Equation9 willresultina positivenumberforapplicationswhichtheVout2isslightlylowerthanVout1whenVout2regulationisachieved. Since the SS/TR pin must be pulled below 40 mV before starting after an EN, UVLO or thermal shutdown fault, careful selection of the tracking resistors is needed to ensure the device will restart after a fault. Make sure the calculated R1 value from Equation 7 is greater than the value calculated in Equation 10 to ensure the device can recoverfromafault. As the SS/TR voltage becomes more than 85% of the nominal reference voltage the Vssoffset becomes larger as the slow-start circuits gradually handoff the regulation reference to the internal voltage reference. The SS/TR pin voltage needs to be greater than 1.3 V for a complete handoff to the internal voltage reference as shown in Figure23. Vout2+deltaV Vssoffset R1= ´ VREF Iss (7) VREF ´ R1 R2= Vout2+deltaV - VREF (8) Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 19 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com deltaV=Vout1 - Vout2 (9) R1>2800 ´ Vout1 - 180 ´ deltaV (10) EN EN VOUT1 VOUT1 VOUT2 VOUT2 Figure36.RatiometricStart-UpWithTrackingResistors Figure37.RatiometricStart-UpWithTrackingResistors EN VOUT1 VOUT2 Figure38.SimultaneousStart-UpWithTrackingResistor 7.3.12 ConstantSwitchingFrequencyandTimingResistor(RT/CLKPin) The switching frequency of the TPS54260 is adjustable over a wide range from approximately 100 kHz to 2500 kHz by placing a resistor on the RT/CLK pin. The RT/CLK pin voltage is typically 0.5 V and must have a resistor- to-ground to set the switching frequency. To determine the timing resistance for a given switching frequency, use Equation 11 or the curves in Figure 39 or Figure 40. To reduce the solution size one would typically set the switching frequency as high as possible, but tradeoffs of the supply efficiency, maximum input voltage and minimumcontrollableontimeshouldbeconsidered. Theminimumcontrollableontimeistypically135nsandlimitsthemaximumoperatinginputvoltage. 20 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 The maximum switching frequency is also limited by the frequency shift circuit. More discussion on the details of themaximumswitchingfrequencyislocatedbelow. 206033 RT (kW) = ¦sw (kHz)1.0888 (11) 2500 500 V= 12 V, I T = 25°C J Hz 2000 z) 400 k H Frequency - 1500 equency (k 300 witching 1000 ching Fr 200 f- Ss 500 Swit 100 0 0 0 25 50 75 100 125 150 175 200 200 300 400 500 600 700 800 900 1000 1100 1200 RT/CLK - Clock Resistance - kW RT/CLK Resistance (kW) Figure39.SwitchingFrequencyvsRT/CLKResistance C006 Figure40.SwitchingFrequencyvsRT/CLKResistance High-FrequencyRange Low-FrequencyRange 7.3.13 OvercurrentProtectionandFrequencyShift The TPS54260 implements current mode control which uses the COMP pin voltage to turn off the high-side MOSFET on a cycle-by-cycle basis. Each cycle the switch current and COMP pin voltage are compared, when the peak switch current intersects the COMP voltage, the high-side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier will respond by driving the COMP pin high, increasing the switch current. The error amplifier output is clamped internally, which functions as a switch current limit. To increase the maximum operating switching frequency at high input voltages the TPS54260 implements a frequency shift. The switching frequency is divided by 8, 4, 2, and 1 as the voltage ramps from 0 to 0.8 volts on VSENSEpin. The device implements a digital frequency shift to enable synchronizing to an external clock during normal startup and fault conditions. Since the device can only divide the switching frequency by 8, there is a maximum inputvoltagelimitinwhichthedeviceoperatesandstillhavefrequencyshiftprotection. Duringshort-circuitevents(particularlywithhighinputvoltageapplications),thecontrolloophasafiniteminimum controllable on time and the output has a low voltage. During the switch on time, the inductor current ramps to the peak current limit because of the high input voltage and minimum on time. During the switch off time, the inductor would normally not have enough off time and output voltage for the inductor to ramp down by the ramp upamount.Thefrequencyshifteffectivelyincreasestheofftimeallowingthecurrenttorampdown. 7.3.14 SelectingtheSwitchingFrequency The switching frequency that is selected should be the lower value of the two equations, Equation 12 and Equation13.Equation12isthemaximumswitchingfrequencylimitationsetbytheminimumcontrollableontime. Settingtheswitchingfrequencyabovethisvaluewillcausetheregulatortoskipswitchingpulses. Equation 13 is the maximum switching frequency limit set by the frequency shift protection. To have adequate output short circuit protection at high input voltages, the switching frequency should be set to be less than the fsw(maxshift) frequency. In Equation 13, to calculate the maximum switching frequency one must take into account that the output voltage decreases from the nominal voltage to 0 V, the fdiv integer increases from 1 to 8 correspondingtothefrequencyshift. Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 21 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com In Figure 41, the solid line illustrates a typical safe operating area regarding frequency shift and assumes the output voltage is 0 V, and the resistance of the inductor is 0.130 Ω, FET on resistance of 0.2 Ω and the diode voltage drop is 0.5 V. The dashed line is the maximum switching frequency to avoid pulse skipping. Enter these equations in a spreadsheet or other software or use the SwitcherPro design software to determine the switching frequency. fSW(maxskip)=æçt1 ö÷´æçç(I(LV´ -RIdc´+VROhUsT++VVdd))ö÷÷ è ONø è IN L ø (12) fdiv æ(I ´Rdc+V +Vd)ö fSW(shift)= t ´çç L(V -I xORUhTsSC+Vd) ÷÷ ON è IN L ø where • I =inductorcurrent L • Rdc=inductorresistance • V =maximuminputvoltage IN • V =outputvoltage OUT • V =outputvoltageduringshort OUTSC • Vd=diodevoltagedrop • R =switchonresistance DS(on) • t =controllableontime ON • ƒ =frequencydivideequals(1,2,4,or8) (13) DIV 2500 2000 z) Shift H k y ( nc1500 e u q Fre Skip g 1000 n hi c wit S 500 0 10 20 30 40 50 60 Input Voltage (V) C027 Figure41. MaximumSwitchingFrequencyvsInputVoltage 7.3.15 HowtoInterfacetoRT/CLKPin The RT/CLK pin can be used to synchronize the regulator to an external system clock. To implement the synchronization feature connect a square wave to the RT/CLK pin through the circuit network shown in Figure 42. The square wave amplitude must transition lower than 0.5 V and higher than 2.2 V on the RT/CLK pin andhaveanontimegreaterthan40nsandanoff-timegreaterthan40ns.Thesynchronizationfrequencyrange is 300 kHz to 2200 kHz. The rising edge of the PH will be synchronized to the falling edge of RT/CLK pin signal. The external synchronization circuit should be designed in such a way that the device will have the default frequency set resistor connected from the RT/CLK pin to ground should the synchronization signal turn off. It is recommended to use a frequency set resistor connected as shown in Figure 42 through a 50-Ω resistor-to- ground. The resistor should set the switching frequency close to the external CLK frequency. TI recommends to AC couple the synchronization signal through a 10-pF ceramic capacitor to RT/CLK pin and a 4-kΩ series resistor. The series resistor reduces PH jitter in heavy-load applications when synchronizing to an external clock and in applications which transition from synchronizing to RT mode. The first time the CLK is pulled above the 22 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 CLK threshold the device switches from the RT resistor frequency to PLL mode. The internal 0.5-V voltage source is removed and the CLK pin becomes high impedance as the PLL starts to lock onto the external signal. Since there is a PLL on the regulator the switching frequency can be higher or lower than the frequency set with the external resistor. The device transitions from the resistor mode to the PLL mode and then will increase or decreasetheswitchingfrequencyuntilthePLLlocksontotheCLKfrequencywithin100 µs. When the device transitions from the PLL to resistor mode the switching frequency will slow down from the CLK frequency to 150 kHz, then reapply the 0.5-V voltage and the resistor will then set the switching frequency. The switchingfrequencyisdividedby8,4,2,and1asthevoltagerampsfrom0to0.8VonVSENSEpin.Thedevice implements a digital frequency shift to enable synchronizing to an external clock during normal start-up and fault conditions. Figure 43, Figure 44, and Figure 45 show the device synchronized to an external system clock in continuousconductionmode(CCM)discontinuousconduction(DCM)andpulse-skipmode(PSM). TPS54260 10 pF 4 kW PLL R fset EXT RT/CLK Clock 50W Source Copyright © 2016,Texas Instruments Incorporated Figure42. SynchronizingtoaSystemClock PH PH EXT EXT IL IL Figure43.PlotofSynchronizinginCCM Figure44.PlotofSynchronizinginDCM Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 23 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com PH EXT IL Figure45.PlotofSynchronizinginPSM 7.3.16 Powergood(PWRGDPin) The PWRGD pin is an open-drain output. Once the VSENSE pin is between 94% and 107% of the internal voltage reference the PWRGD pin is de-asserted and the pin floats. TI recommends using a pullup resistor between the values of 10 and 100 kΩ to a voltage source that is 5.5 V or less. The PWRGD is in a defined state once the VIN input voltage is greater than 1.5 V but with reduced current sinking capability. The PWRGD will achievefullcurrentsinkingcapabilityasVINinputvoltageapproaches3V. ThePWRGDpinispulledlowwhentheVSENSEislowerthan92%orgreaterthan109%ofthenominalinternal reference voltage. Also, the PWRGD is pulled low, if the UVLO or thermal shutdown are asserted or the EN pin pulledlow. 7.3.17 OvervoltageTransientProtection The TPS54260 incorporates an overvoltage transient protection (OVTP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients on power supply designs with low value output capacitance. For example, when the power supply output is overloaded the error amplifier compares the actual output voltage to the internal reference voltage. If the VSENSE pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier will respond by clamping the error amplifier output to a high voltage. Thus, requesting the maximum output current. Once the condition is removed, the regulator output rises and the error amplifier output transitions to the steady state duty cycle. In some applications, the power supply output voltage can respond faster than the error amplifier output can respond, this actuality leads to the possibility of an output overshoot. The OVTP feature minimizes the output overshoot, when using a low-value output capacitor, by implementing a circuit to compare the VSENSE pin voltage to OVTP threshold which is 109% of the internal voltage reference. If the VSENSE pin voltage is greater than the OVTP threshold, the high-side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the VSENSE voltage drops lower than the OVTP threshold, the high-side MOSFET is allowed toturnonatthenextclockcycle. 7.3.18 ThermalShutdown The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 182°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature decreases below 182°C, the device reinitiates the power-up sequence bydischargingtheSS/TRpin. 24 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 7.3.19 SmallSignalModelforLoopResponse Figure46showsanequivalentmodelfortheTPS54260controlloopwhichcanbemodeledinacircuitsimulation program to check frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a gm of 310 μS. The error amplifier can be modeled using an ideal voltage controlled current EA source. The resistor R and capacitor C model the open loop gain and frequency response of the amplifier. The o o 1-mV AC voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting C/A shows the small signal response of the frequency compensation. Plotting a/b shows the small signal response of the overall loop. The dynamic loop response can be checked by replacing R with a current source with the appropriate load step amplitude and step rate in a time domain L analysis.Thisequivalentmodelisonlyvalidforcontinuousconductionmodedesigns. PH V Power Stage O gm 10.5 S ps a b R1 RESR COMP RL c VSENSE C 0.8 V OUT RO R3 C0 gmea C2 310mS R2 C1 Copyright © 2016,Texas Instruments Incorporated Figure46. SmallSignalModelforLoopResponse 7.3.20 SimpleSmallSignalModelforPeakCurrentModeControl Figure 47 describes a simple small signal model that can be used to understand how to design the frequency compensation. The TPS54260 power stage can be approximated to a voltage-controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in Equation 14 and consists of a DC gain, one dominant pole, and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node C in Figure 46) is the power stage transconductance. The gm for the TPS54260 is 10.5 S. The low-frequency gain of the power stage frequency PS responseistheproductofthetransconductanceandtheloadresistanceasshowninEquation15. Astheloadcurrentincreasesanddecreases,thelow-frequencygaindecreasesandincreases,respectively.This variation with the load may seem problematic at first glance, but fortunately the dominant pole moves with the load current (see Equation 16). The combined effect is highlighted by the dashed line in the right half of Figure 47. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions which makes it easier to design the frequency compensation. The type of output capacitor chosen determines whether the ESR zero has a profound effect on the frequency compensation design. Using high-ESR aluminum electrolytic capacitors may reduce the number frequency compensation components needed to stabilize the overall loop because the phase margin increases fromtheESRzeroatthelowerfrequencies(seeEquation17). Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 25 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com V O VC Adc R ESR fp R L gm ps C OUT fz Figure47. SimpleSmallSignalModelandFrequencyResponseforPeakCurrentModeControl æ s ö ç1+ ÷ VOUT = Adc´è 2p´fZ ø V æ s ö C ç1+ ÷ è 2p´fP ø (14) Adc=gm ´ R ps L (15) 1 f = P C ´R ´2p OUT L (16) 1 f = Z C ´R ´2p OUT ESR (17) 7.3.21 SmallSignalModelforFrequencyCompensation The TPS54260 uses a transconductance amplifier for the error amplifier and readily supports three of the commonly-used frequency compensation circuits. Compensation circuits Type 2A, Type 2B, and Type 1 are shown in Figure 48. Type 2 circuits most likely implemented in high-bandwidth power-supply designs using low- ESR output capacitors. The Type 1 circuit is used with power-supply designs with high-ESR aluminum electrolytic or tantalum capacitors.. Equation 18 and Equation 19 show how to relate the frequency response of theamplifiertothesmallsignalmodelinFigure48.Theopen-loopgainandbandwidtharemodeledusingtheR O and C shown in Figure 48. See the application section for a design example using a Type 2A network with a O low-ESRoutputcapacitor. Equation 18 through Equation 27 are provided as a reference for those who prefer to compensate using the preferred methods. Those who prefer to use prescribed method use the method outlined in the application sectionoruseswitchedinformation. 26 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 V O R1 VSENSE gm Type 2A Type 2B Type 1 ea COMP Vref R3 C2 R3 R2 RO CO C2 C1 C1 Copyright © 2016,Texas Instruments Incorporated Figure48. TypesofFrequencyCompensation Aol P1 A0 Z1 P2 A1 BW Figure49. FrequencyResponseoftheType2AandType2BFrequencyCompensation Aol(V/V) Ro= gm ea (18) gm C = ea O 2p ´ BW (Hz) (19) æ s ö ç1+ ÷ è 2p´fZ1ø EA = A0´ æ s ö æ s ö ç1+ ÷´ç1+ ÷ è 2p´fP1ø è 2p´fP2 ø (20) R2 A0=gm ´ Ro ´ ea R1+R2 (21) R2 A1=gm ´ Ro||R3 ´ ea R1+R2 (22) 1 P1= 2p´Ro´C1 (23) Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 27 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com 1 Z1= 2p´R3´C1 (24) 1 P2= type2a 2p ´ R3||R ´ (C2+C ) O O (25) 1 P2= type2b 2p ´ R3||R ´ C O O (26) 1 P2 = type 1 2p ´ R ´ (C2 + C ) O O (27) 7.4 Device Functional Modes 7.4.1 OperationNearMinimumInputVoltage The TPS54260 is recommended to operate with input voltages above 3.5 V. The typical VIN UVLO threshold is 2.5VandthedevicemayoperateatinputvoltagesdowntotheUVLOvoltage.Atinputvoltagesbelowtheactual UVLOvoltage,thedevicewillnotswitch.IfENisfloatingorexternallypulleduptogreaterthanthetypical1.25-V threshold, when V passes the UVLO threshold the TPS54260 will become active. Switching is enabled and (VIN) theslow-startsequenceisinitiated.TheTPS54260rampsuptheoutputvoltageattheslow-starttimedetermined bythecapacitanceontheSS/TRpin. 7.4.2 OperationWithEnableControl The enable start threshold voltage is 1.25 V typical. With EN held below the 1.25-V typical threshold voltage the TPS54260 is disabled and switching is inhibited even if VIN is above its UVLO threshold. The input current is reduced in this state. If the EN voltage is increased above the rising threshold voltage while V is above the (VIN) UVLO threshold, the device becomes active. Switching is enabled and the slow-start sequence is initiated. The TPS54260 ramps up the output voltage at the slow-start time determined by the capacitance on the SS/TR pin. If ENispulledbelowthe1.25-VtypicalthresholdtheTPS54260willenterthereducedinputcurrentstateagain. 28 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 8 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validateandtesttheirdesignimplementationtoconfirmsystemfunctionality. 8.1 Application Information The TPS54260 is a 60-V, 2.5-A, step-down regulator with an integrated high-side MOSFET. This device is typically used to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 2.5 A. Example applications are 12-V, 24-V and 48-V Industrial, Automotive and Commercial power systems. Use the following design procedure to select component values for the TPS54260. This procedure illustrates the design of a high-frequency switching regulator. The Excel® spreadsheet (SLVC432) located on the product page can help on all calculations. Alternatively, use the WEBENCH software to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of componentswhengeneratingadesign. 8.2 Typical Applications 8.2.1 3.3-VOutputApplication Copyright © 2016,Texas Instruments Incorporated A. The estimated printed circuit board area for the components used in this design is 0.55 inch2. This area does not includetestpointsorconnectors. Figure50. 3.3-VOutputDesignExample Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 29 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Typical Applications (continued) 8.2.1.1 DesignRequirements Table1.DesignParameters PARAMETER VALUE OutputVoltage 3.3V TransientResponse0to1.5-A ΔVout=3% loadstep MaximumOutputCurrent 2.5A InputVoltage 12Vnom.10.8Vto13.2V OutputVoltageRipple 1%ofVout StartInputVoltage(risingVIN) 6.0V StopInputVoltage(fallingVIN) 5.5V 8.2.1.2 DetailedDesignProcedure 8.2.1.2.1 CustomDesignWithWEBENCH®Tools ClickheretocreateacustomdesignusingtheTPS54260devicewiththeWEBENCH® PowerDesigner. 1. Startbyenteringtheinputvoltage(V ),outputvoltage(V ),andoutputcurrent(I )requirements. IN OUT OUT 2. Optimizethedesignforkeyparameterssuchasefficiency,footprint,andcostusingtheoptimizerdial. 3. ComparethegenerateddesignwithotherpossiblesolutionsfromTexasInstruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricingandcomponentavailability. Inmostcases,theseactionsareavailable: • Runelectricalsimulationstoseeimportantwaveformsandcircuitperformance • Runthermalsimulationstounderstandboardthermalperformance • ExportcustomizedschematicandlayoutintopopularCADformats • PrintPDFreportsforthedesign,andsharethedesignwithcolleagues GetmoreinformationaboutWEBENCHtoolsatwww.ti.com/WEBENCH. 8.2.1.2.2 SelectingtheSwitchingFrequency The first step is to decide on a switching frequency for the regulator. Typically, the user will want to choose the highest switching frequency possible since this will produce the smallest solution size. The high-switching frequency allows for lower valued inductors and smaller output capacitors compared to a power supply that switchesatalowerfrequency.Theswitchingfrequencythatcanbeselectedislimitedbytheminimumon-timeof theinternalpowerswitch,theinputvoltageandtheoutputvoltageandthefrequencyshiftlimitation. Equation 12 and Equation 13 must be used to find the maximum switching frequency for the regulator, choose the lower value of the two equations. Switching frequencies higher than these values will result in pulse skipping orthelackofovercurrentprotectionduringashortcircuit. The typical minimum on time, t , is 135 ns for the TPS54260. For this example, the output voltage is 3.3 V onmin and the maximum input voltage is 13.2 V, which allows for a maximum switch frequency up to 2247 kHz when including the inductor resistance, on resistance output current and diode voltage in Equation 12. To ensure overcurrent runaway is not a concern during short circuits in your design use Equation 13 or the solid curve in Figure 41 to determine the maximum switching frequency. With a maximum input voltage of 13.2 V, assuming a diode voltage of 0.7 V, inductor resistance of 26 mΩ, switch resistance of 200 mΩ, a current limit value of 3.5 A andashortcircuitoutputvoltageof0.2V.Themaximumswitchingfrequencyisapproximately4449kHz. For this design, a much lower switching frequency of 300 kHz is used. To determine the timing resistance for a givenswitchingfrequency,useEquation11orthecurveinFigure40. The switching frequency is set by resistor R shown in Figure 50 For 300 kHz operation a 412 kΩ resistor is 3 required. 30 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 8.2.1.2.3 OutputInductorSelection(L ) O Tocalculatetheminimumvalueoftheoutputinductor,useEquation28. K isacoefficientthatrepresentstheamountofinductorripplecurrentrelativetothemaximumoutputcurrent. IND The inductor ripple current will be filtered by the output capacitor. Therefore, choosing high inductor ripple currents will impact the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion ofthedesigner;however,thefollowingguidelinesmaybeused. For designs using low-ESR output capacitors such as ceramics, a value as high as K = 0.3 may be used. IND When using higher ESR output capacitors, K = 0.2 yields better results. Since the inductor ripple current is IND part of the PWM control system, the inductor ripple current should always be greater than 150 mA for dependable operation. In a wide input voltage regulator, it is best to choose an inductor ripple current on the larger side. This allows the inductor to still have a measurable ripple current with the input voltage at its minimum. For this design example, use K = 0.3 and the minimum inductor value is calculated to be 11 μH. For this IND design, a nearest standard value was chosen: 10 μH. For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be found from Equation30andEquation31. For this design, the RMS inductor current is 2.51 A and the peak inductor current is 2.913 A. The chosen inductor is a Coilcraft MSS1038-103NLB . It has a saturation current rating of 4.52 A and an RMS current rating of4.05A. As the equation set demonstrates, lower ripple currents will reduce the output voltage ripple of the regulator but will require a larger value of inductance. Selecting higher ripple currents will increase the output voltage ripple of theregulatorbutallowforalowerinductancevalue. The current flowing through the inductor is the inductor ripple current plus the output current. During power-up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current ratingequaltoorgreaterthantheswitchcurrentlimitratherthanthepeakinductorcurrent. Vinmax - Vout Vout Lomin= ´ Io ´ K Vinmax ´ ƒsw IND (28) IRIPPLE = VOUVTin´ma(xVin´mLaOx ´-fSVWOUT) (29) 2 I = (I )2 + 1 ´æçVOUT ´ (Vinmax - VOUT)ö÷ L(rms) O 12 ç Vinmax ´ L ´ f ÷ è O SW ø (30) Iripple ILpeak = Iout+ 2 (31) 8.2.1.2.4 OutputCapacitor There are three primary considerations for selecting the value of the output capacitor. The output capacitor will determine the modulator pole, the output voltage ripple, and how the regulators responds to a large change in loadcurrent.Theoutputcapacitanceneedstobeselectedbasedonthemorestringentofthesethreecriteria. The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator can not. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator also will temporarily not be able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as transitioning from no load to a full load. The regulator usually needs two or more clock cycles for the control loop Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 31 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 32 shows the minimum output capacitance necessarytoaccomplishthis. Where ΔIout is the change in output current, ƒsw is the regulators switching frequency and ΔVout is the allowable change in the output voltage. For this example, the transient load response is specified as a 3% change in Vout for a load step from 1.5 A to 2.5 A (full load). For this example, ΔIout = 2.5-1.5 = 1.0 A and ΔVout = 0.03 × 3.3 = 0.099 V. Using these numbers gives a minimum capacitance of 67 μF. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation. Aluminum electrolytic and tantalum capacitors have higher ESRthatshouldbetakenintoaccount. The catch diode of the regulator can not sink current so any stored energy in the inductor will produce an output voltage overshoot when the load current rapidly decreases, see Figure 51. The output capacitor must also be sized to absorb energy stored in the inductor when transitioning from a high load current to a lower load current. The excess energy that gets stored in the output capacitor will increase the voltage on the capacitor. The capacitor must be sized to maintain the desired output voltage during these transient periods. Equation 33 is used to calculate the minimum capacitance to keep the output voltage overshoot to a desired value. Where L is the value of the inductor, I is the output current under heavy load, I is the output under light load, Vf is the OH OL final peak output voltage, and Vi is the initial capacitor voltage. For this example, the worst case load step will be from 2.5 A to 1.5 A. The output voltage will increase during this load transition and the stated maximum in our specification is 3 % of the output voltage. This will make Vf = 1.03 × 3.3 = 3.399. Vi is the initial capacitor voltage which is the nominal output voltage of 3.3 V. Using these numbers in Equation 33 yields a minimum capacitance of60μF. Equation 34 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where fsw is the switching frequency, V is the maximum allowable output voltage ripple, and I is the oripple ripple inductorripplecurrent.Equation34yields12 μF. Equation 35 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification.Equation35indicatestheESRshouldbelessthan36mΩ. The most stringent criteria for the output capacitor is 67 μF of capacitance to keep the output voltage in regulationduringanloadtransient. Additional capacitance de-ratings for aging, temperature and dc bias should be factored in which will increase this minimum value. For this example, 2 x 47 μF, 10 V ceramic capacitors with 3 mΩ of ESR will be used. The deratedcapacitanceis72.4µF,abovetheminimumrequiredcapacitanceof67µF. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor datasheetsspecifytheRootMeanSquare(RMS)valueofthemaximumripplecurrent.Equation36 canbeused to calculate the RMS ripple current the output capacitor needs to support. For this application, Equation 36 yields 238mA. 2 ´ DIout Cout> ¦sw ´ DVout (32) (Ioh2 - Iol2) Cout>Lo ´ (V¦2 -Vi2) (33) 1 1 Cout> ´ 8 ´¦sw VORIPPLE I RIPPLE (34) V R < ORIPPLE ESR I RIPPLE (35) Vout ´ (Vinmax - Vout) Icorms= 12 ´ Vinmax ´ Lo ´ ¦sw (36) 32 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 8.2.1.2.5 CatchDiode The TPS54260 requires an external catch diode between the PH pin and GND. The selected diode must have a reversevoltageratingequaltoorgreaterthanVinmax.Thepeakcurrentratingofthediodemustbegreaterthan the maximum inductor current. The diode should also have a low forward voltage. Schottky diodes are typically a good choice for the catch diode due to their low forward voltage. The lower the forward voltage of the diode, the highertheefficiencyoftheregulator. Typically, the higher the voltage and current ratings the diode has, the higher the forward voltage will be. Although the design example has an input voltage up to 13.2 V, a diode with a minimum of 60-V reverse voltage isselectedtoallowinputvoltagetransientsuptotheratedvoltageoftheTPS54260. For the example design, the B360B-13-F Schottky diode is selected for its lower forward voltage and it comes in a larger package size which has good thermal characteristics over small devices. The typical forward voltage of theB360B-13-Fis0.70volts. The diode must also be selected with an appropriate power rating. The diode conducts the output current during the off-time of the internal power switch. The off-time of the internal switch is a function of the maximum input voltage, the output voltage, and the switching frequency. The output current during the off-time is multiplied by the forward voltage of the diode which equals the conduction losses of the diode. At higher switch frequencies, the AC losses of the diode need to be taken into account. The AC losses of the diode are due to the charging and discharging of the junction capacitance and reverse recovery. Equation 37 is used to calculate the total powerdissipation,conductionlossesplusaclosses,ofthediode. The B360B-13-F has a junction capacitance of 200 pF. Using Equation 37, the selected diode will dissipate 1.32 Watts. If the power supply spends a significant amount of time at light-load currents or in sleep mode consider using a diodewhichhasalowleakagecurrentandslightlyhigherforwardvoltagedrop. 2 (Vinmax - Vout) ´ Iout ´ Vƒd Cj ´ ƒsw ´ (Vin+ Vƒd) Pd= + Vinmax 2 (37) 8.2.1.2.6 InputCapacitor The TPS54260 requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor of at least 3 μF of effective capacitance and in some applications a bulk capacitance. The effective capacitance includes any dc bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS54260. TheinputripplecurrentcanbecalculatedusingEquation38. The value of a ceramic capacitor varies significantly over temperature and the amount of dc bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the dc bias taken into account. The capacitance value of a capacitor decreasesasthedcbiasacrossacapacitorincreases. For this example design, a ceramic capacitor with at least a 60-V voltage rating is required to support the maximum input voltage. Common standard ceramic capacitor voltage ratings include 4 V, 6.3 V, 10 V, 16 V, 25 V, 50 V or 100 V so a 100-V capacitor should be selected. For this example, two 2.2-μF, 100-V capacitors in parallel have been selected. Table 2 shows a selection of high-voltage capacitors. The input capacitance value determinestheinputripplevoltageoftheregulator.TheinputvoltageripplecanbecalculatedusingEquation39. Usingthedesignexamplevalues,Ioutmax=2.5A,Cin=4.4 μF, ƒsw=300kHz,yieldsaninputvoltagerippleof 473mVandaRMSinputripplecurrentof1.15A. Vout (Vinmin - Vout) Icirms=Iout ´ ´ Vinmin Vinmin (38) Ioutmax ´ 0.25 ΔVin= Cin ´ ¦sw (39) Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 33 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com Table2.CapacitorTypes VENDOR VALUE(μF) EIASize VOLTAGE DIALECTRIC COMMENTS 1.0to2.2 100V 1210 GRM32series 1.0to4.7 50V Murata 1.0 100V 1206 GRM31series 1.0to2.2 50V 1.0101.8 50V 2220 1.0to1.2 100V Vishay VJX7Rseries 1.0to3.9 50V 2225 1.0to1.8 100V X7R 1.0to2.2 100V 1812 CseriesC4532 1.5to6.8 50V TDK 1.0.to2.2 100V 1210 CseriesC3225 1.0to3.3 50V 1.0to4.7 50V 1210 1.0 100V AVX X7Rdielectricseries 1.0to4.7 50V 1812 1.0to2.2 100V 8.2.1.2.7 Slow-StartCapacitor The slow-start capacitor determines the minimum amount of time it will take for the output voltage to reach its nominal programmed value during power-up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the TPS54260 reach the current limit or excessive current draw from the input power supply may cause the input voltagerailtosag.Limitingtheoutputvoltageslewratesolvesbothoftheseproblems. The slow-start time must be long enough to allow the regulator to charge the output capacitor up to the output voltage without drawing excessive current. Equation 40 can be used to find the minimum slow-start time, tss, necessary to charge the output capacitor, Cout, from 10% to 90% of the output voltage, Vout, with an average slow-start current of Issavg. In the example, to charge the effective output capacitance of 72.4 µF up to 3.3 V whileonlyallowingtheaverageoutputcurrenttobe1Awouldrequirea0.19-msslow-starttime. Once the slow-start time is known, the slow-start capacitor value can be calculated using Equation 6. For the example circuit, the slow-start time is not too critical since the output capacitor value is 2 x 47 μF which does not require much current to charge to 3.3 V. The example circuit has the slow-start time set to an arbitrary value of 3.5 ms which requires a 8.75-nF slow-start capacitor. For this design, the next larger standard value of 10 nF is used. Cout ´ Vout ´ 0.8 tss> Issavg (40) 8.2.1.2.8 BootstrapCapacitorSelection A 0.1-μF ceramic capacitor must be connected between the BOOT and PH pins for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have a 10-V orhighervoltagerating. 8.2.1.2.9 UndervoltageLockOutSetPoint The Under Voltage Lock Out (UVLO) can be adjusted using an external voltage divider on the EN pin of the TPS54260. The UVLO has two thresholds, one for power-up when the input voltage is rising and one for power downorbrownoutswhentheinputvoltageisfalling.Fortheexampledesign,thesupplyshouldturnonandstart switching once the input voltage increases above 6.0 V (enabled). After the regulator starts switching, it should continuetodosountiltheinputvoltagefallsbelow5.5V(UVLOstop). 34 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 The programmable UVLO and enable voltages are set using the resistor divider of R1 and R2 between Vin and ground to the EN pin. Equation 2 through Equation 3 can be used to calculate the resistance values necessary. For the example application, a 124 kΩ between Vin and EN (R1) and a 30.1 kΩ between EN and ground (R2) arerequiredtoproducethe6.0and5.5voltstartandstopvoltages. 8.2.1.2.10 OutputVoltageandFeedbackResistorsSelection The voltage divider of R5 and R6 is used to set the output voltage. For the example design, 10.0 kΩ was selected for R6. Using Equation 1, R5 is calculated as 31.25 kΩ. The nearest standard 1% resistor is 31.6 kΩ. Due to current leakage of the VSENSE pin, the current flowing through the feedback network should be greater than 1 μA in order to maintain the output voltage accuracy. This requirement makes the maximum value of R2 equal to 800 kΩ. Choosing higher resistor values will decrease quiescent current and improve efficiency at low outputcurrentsbutmayintroducenoiseimmunityproblems. 8.2.1.2.11 Compensation There are several methods used to compensate DC - DC regulators. The method presented here is easy to calculate and ignores the effects of the slope compensation that is internal to the device. Since the slope compensation is ignored, the actual crossover frequency will usually be lower than the crossover frequency used in the calculations. This method assumes the crossover frequency is between the modulator pole and the esr zero and the esr zero is at least 10 times greater the modulator pole. Use SwitcherPro software for a more accuratedesign. To get started, the modulator pole, fpmod, and the ESR zero, fz1 must be calculated using Equation 41 and Equation 42. For Cout, use a derated value of 40 μF. Use equations Equation 43 and Equation 44, to estimate a starting point for the crossover frequency, fco, to design the compensation. For the example design, fpmod is 1206 Hz and fzmod is 530.5 kHz. Equation 43 is the geometric mean of the modulator pole and the esr zero and Equation 44 is the mean of modulator pole and the switching frequency. Equation 43 yields 25.3 kHz and Equation44gives13.4kHz.UsethelowervalueofEquation43 orEquation44foraninitialcrossoverfrequency. For this example, a higher fco is desired to improve transient response. the target fco is 35.0 kHz. Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero.Acapacitorinparalleltothesetwocomponentsformsthecompensatingpole. Ioutmax ¦pmod= 2×p ×Vout×Cout (41) 1 ¦zmod= 2 ´ p ´ Resr×Cout (42) f = f mod´ f mod co p z (43) f f = f mod´ sw co p 2 (44) To determine the compensation resistor, R4, use Equation 45. Assume the power stage transconductance, gmps, is 10.5S. The output voltage, Vo, reference voltage, VREF, and amplifier transconductance, gmea, are 3.3V, 0.8V and 310 μS, respectively. R4 is calculated to be 20.2 kΩ, use the nearest standard value of 20.0 kΩ. Use Equation 46 to set the compensation zero to the modulator pole frequency. Equation 46 yields 4740 pF for compensatingcapacitorC5,a4700-pFisusedforthisdesign. æ2´p´ f ´C ö æ V ö R4=ç co out ÷´ç out ÷ è gmps ø èVref´gmeaø (45) 1 C5= 2´p´R4´ f mod p (46) A compensation pole can be implemented if desired using an additional capacitor C8 in parallel with the series combination of R4 and C5. Use the larger value of Equation 47 and Equation 48 to calculate the C8, to set the compensationpole.C8isnotusedforthisdesignexample. C ´Resr C8= o R4 (47) Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 35 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com 1 C8= R4´ f ´p sw (48) 8.2.1.2.12 DiscontinuousModeandEco-ModeBoundary With an input voltage of 12 V, the power supply enters discontinuous mode when the output current is less than 337mA.ThepowersupplyentersEco-Modewhentheoutputcurrentislowerthan5mA. Theinputcurrentdrawatnoloadis392μA. 8.2.1.2.13 PowerDissipationEstimate The following formulas show how to estimate the IC power dissipation under continuous conduction mode (CCM) operation.Theseequationsshouldnotbeusedifthedeviceisworkingindiscontinuousconductionmode(DCM). The power dissipation of the IC includes conduction loss (Pcon), switching loss (PSW), gate drive loss (PGD) andsupplycurrent(Pq). Vout Pcon=Io2 ´ R ´ DS(on) Vin (49) Psw=Vin2 ´ ¦sw ´ lo ´ 0.25 ´ 10-9 (50) Pgd=Vin ´ 3 ´ 10-9´¦sw (51) Pq=116 ´ 10-6 ´Vin where • IOUTistheoutputcurrent(A) • R istheon-resistanceofthehigh-sideMOSFET(Ω) DS(on) • VOUTistheoutputvoltage(V) • VINistheinputvoltage(V) • fswistheswitchingfrequency(Hz) (52) So Ptot=Pcon+Psw +Pgd+Pq (53) ForgivenT , A TJ=TA+Rth ´ Ptot (54) ForgivenT =150°C JMAX TAmax=TJmax - Rth ´ Ptot where • Ptotisthetotaldevicepowerdissipation(W) • T istheambienttemperature(°C) A • T isthejunctiontemperature(°C) J • Rthisthethermalresistanceofthepackage(°C/W) • T ismaximumjunctiontemperature(°C) JMAX • T ismaximumambienttemperature(°C). (55) AMAX Therewillbeadditionalpowerlossesintheregulatorcircuitduetotheinductoracanddclosses,thecatchdiode andtraceresistancethatwillimpacttheoverallefficiencyoftheregulator. 36 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 8.2.1.3 ApplicationCurves Vout = 50 mv / div (ac coupled) Vin = 10 V / div Vout = 2 V / div Output Current = 1A/ div (Load Step 1.5Ato 2.5A) EN = 2 V / div SS/TR = 2 V / div Time = 200 usec / div Time = 5 msec / div Figure51.LoadTransient Figure52.Start-UpWithVIN Vout = 20 mV / div (ac coupled) Vout = 20 mV / div (ac coupled) PH = 5 V / div PH = 5 V / div Time = 2 usec / div Time = 2 usec / div Figure53.OutputRippleCCM Figure54.OutputRipple,DCM Vin = 200 mV / div (ac coupled) Vout = 20 mV / div (ac coupled) PH = 5 V / div PH = 5 V / div Time = 10 usec / div Time = 2 usec / div Figure55.OutputRipple,PSM Figure56.InputRipple,CCM Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 37 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com 100 90 Vin = 50 mV / div (ac coupled) 80 70 % 60 y - nc 50 e PH = 5 V / div Effici 40 30 VIN=12V 20 VOUT=3.3V fsw=300kHz 10 0 0 0.5 1.0 1.5 2.0 2.5 3.0 Time = 2 usec / div IO- Output Current -A Figure57.InputRipple,DCM Figure58.EfficiencyvsLoadCurrent 100 60 180 90 80 40 120 Phase 70 20 60 % 60 Gain Efficiency - 4500 Gain - dB 0 0 oPhase - -20 -60 30 VIN=12V 20 VOUT=3.3V VIN=12 V fsw=300kHz -40 VOUT=3.3V -120 10 IOUT=2.5A 0 -60 -180 0.001 0.01 0.1 10 100 1-103 1-104 1-105 1-106 IO- Output Current -A f - Frequency - Hz Figure59.Light-LoadEfficiency Figure60.OverallLoopFrequencyResponse 3.4 3.4 3.38 3.38 - Output Voltage - VO33..3346 -Output Voltage - V33..3346 V O V VIN=12V 3.32 3.32 VOUT=3.3V VIN=12V fsw=300kHz VOUT=3.3V IOUT=1.5A fsw=300kHz 3.3 3.3 0 0.5 1.0 1.5 2.0 2.5 3.0 10.8 11.2 11.6 12 12.4 12.8 13.2 IO- Output Current -A IO- Output Current -A Figure61.RegulationvsLoadCurrent Figure62.RegulationvsInputVoltage 38 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 8.2.2 InvertingPowerSupply This application circuit shows how to use the TPS54260 to convert a positive-input voltage to a negative-output voltage. Ideal applications are amplifiers requiring a negative power supply. For a more-detailed example, see CreateanInvertingPowerSupplyFromaStep-DownRegulator,applicationreportSLVA317. VIN + Cin Cboot Lo VIN BOOT PH GND Cd R1 GND + TPS54260 R2 Co VOUT VSENSE EN SS/TR COMP RT/CLK Rcomp Czero Cpole Css RT Copyright © 2016,Texas Instruments Incorporated Figure63. TPS54260InvertingPowerSupplyfromSLVA317ApplicationNote 8.2.3 Split-RailPowerSupply This application circuit shows how to use the TPS54260 to convert a positive-input voltage to a split-rail positive and negative-output voltage by using a coupled inductor. Ideal applications are amplifiers requiring a split-rail positive- and negative-voltage power supply. For a more-detailed example, see Creating a Split-Rail Power SupplyWithaWideInputVoltageBuckRegulator,applicationreportSLVA369. VOPOS + VIN Copos + Cin Cboot GND VIN BOOT PH Lo Cd R1 + GND Coneg TPS54260 R2 VONEG VSENSE EN SS/TR COMP RT/CLK Rcomp Czero Cpole Css RT Copyright © 2016,Texas Instruments Incorporated Figure64. TPS54260Split-RailPowerSupplybasedonSLVA369ApplicationNote Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 39 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com 8.2.4 12-Vto3.8-VGSMPowerSupply This application circuit is designed with TPS54260 device to power GSM-GPRS modules. GSM-GPRS modules typically require a power supply that can support large output current transients. For a more-detailed example, seeCreatingGSM-GPRSPowerSupply,applicationreportSLVA412. 12V nom. 8V to 40V 3.8V, 2.0A L1: MSS1260-103 C4, C5: 47mF 10V X5R Copyright © 2016,Texas Instruments Incorporated Figure65. 12Vto3.8VGSMPowerSupply 8.2.5 24-Vto4.2-VGSMPowerSupply This application circuit is also designed to power GSM-GPRS modules. For a more-detailed example, see CreatingGSM-GPRSPowerSupply,applicationreportSLVA412. 4.2V, 2.0A 24V nom. 18V to 40V L1: MSS1260-103 C4: 100mF 10V X5R Copyright © 2016,Texas Instruments Incorporated Figure66. 24-Vto4.2-VGSMPowerSupply 40 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 9 Power Supply Recommendations Thedesignofthedeviceisforoperationfromaninputvoltagesupplyrangebetween3.5Vand60V.Thisinput supplyshouldremainwithintheinputvoltagesupplyrange.Iftheinputsupplyismoredistantthanafewinches fromtheTPS54260converter,thecircuitmayrequireadditionalbulkcapacitanceinadditiontotheceramic bypasscapacitors.Anelectrolyticcapacitorwithavalueof100 µFisatypicalchoice. 10 Layout 10.1 Layout Guidelines Layout is a critical portion of good power supply design. There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the VIN pin should be bypassed to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric. Take care to minimize the loop area formed by the bypass capacitor connections, the VIN pin, and the anode of the catch diode. See Figure 67 foraPCBlayoutexample.TheGNDpinmustbetieddirectlytothepowerpadundertheICandthepowerpad. The power pad should be connected to any internal PCB ground planes using multiple vias directly under the IC. The PH pin should be routed to the cathode of the catch diode and to the output inductor. Since the PH connection is the switching node, the catch diode and output inductor should be located close to the PH pins, andtheareaofthePCBconductorminimizedtopreventexcessivecapacitivecoupling.Foroperationatfullrated load,thetopsidegroundareamustprovideadequateheatdissipatingarea.TheRT/CLKpinissensitivetonoise so the RT resistor should be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown. It may be possible to obtain acceptable performance with alternate PCB layouts, however this layout has been shown to produce good results and is meantasaguideline. 10.2 Layout Example Vout Output Capacitor Output Topside Inductor Ground Route Boot Capacitor Catch Area Trace on another layer to Diode provide wide path for topside ground Input Bypass Capacitor BOOT PH Vin VIN GND EN COMP UVLO Adjust SS/TR VSENSE Compensation Resistor Resistors Network RT/CLK PWRGD Divider Slow Start Frequency Thermal VIA Capacitor Set Resistor Signal VIA Figure67. PCBLayoutExample Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 41 ProductFolderLinks:TPS54260
TPS54260 SLVSA86D–MARCH2010–REVISEDOCTOBER2018 www.ti.com 11 Device and Documentation Support 11.1 Device Support 11.1.1 Third-PartyProductsDisclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONEORINCOMBINATIONWITHANYTIPRODUCTORSERVICE. 11.1.2 DevelopmentSupport 11.1.2.1 CustomDesignWithWEBENCH® Tools ClickheretocreateacustomdesignusingtheTPS54260devicewiththeWEBENCH® PowerDesigner. 1. Startbyenteringtheinputvoltage(V ),outputvoltage(V ),andoutputcurrent(I )requirements. IN OUT OUT 2. Optimizethedesignforkeyparameterssuchasefficiency,footprint,andcostusingtheoptimizerdial. 3. ComparethegenerateddesignwithotherpossiblesolutionsfromTexasInstruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricingandcomponentavailability. Inmostcases,theseactionsareavailable: • Runelectricalsimulationstoseeimportantwaveformsandcircuitperformance • Runthermalsimulationstounderstandboardthermalperformance • ExportcustomizedschematicandlayoutintopopularCADformats • PrintPDFreportsforthedesign,andsharethedesignwithcolleagues GetmoreinformationaboutWEBENCHtoolsatwww.ti.com/WEBENCH. 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed.Forchangedetails,reviewtherevisionhistoryincludedinanyreviseddocument. 11.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TIE2E™OnlineCommunity TI'sEngineer-to-Engineer(E2E)Community.Createdtofostercollaboration amongengineers.Ate2e.ti.com,youcanaskquestions,shareknowledge,exploreideasandhelp solveproblemswithfellowengineers. DesignSupport TI'sDesignSupport QuicklyfindhelpfulE2Eforumsalongwithdesignsupporttoolsand contactinformationfortechnicalsupport. 11.4 Trademarks Eco-mode,PowerPAD,E2EaretrademarksofTexasInstruments. WEBENCHisaregisteredtrademarkofTexasInstruments. ExcelisaregisteredtrademarkofMicrosoftCorporation. Allothertrademarksarethepropertyoftheirrespectiveowners. 11.5 Electrostatic Discharge Caution Thesedeviceshavelimitedbuilt-inESDprotection.Theleadsshouldbeshortedtogetherorthedeviceplacedinconductivefoam duringstorageorhandlingtopreventelectrostaticdamagetotheMOSgates. 42 SubmitDocumentationFeedback Copyright©2010–2018,TexasInstrumentsIncorporated ProductFolderLinks:TPS54260
TPS54260 www.ti.com SLVSA86D–MARCH2010–REVISEDOCTOBER2018 11.6 Glossary SLYZ022—TIGlossary. Thisglossarylistsandexplainsterms,acronyms,anddefinitions. 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of thisdocument.Forbrowser-basedversionsofthisdatasheet,refertotheleft-handnavigation. Copyright©2010–2018,TexasInstrumentsIncorporated SubmitDocumentationFeedback 43 ProductFolderLinks:TPS54260
PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 PACKAGING INFORMATION Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) TPS54260DGQ ACTIVE HVSSOP DGQ 10 80 Green (RoHS NIPDAU | NIPDAUAG Level-1-260C-UNLIM -40 to 125 54260 & no Sb/Br) TPS54260DGQR ACTIVE HVSSOP DGQ 10 2500 Green (RoHS NIPDAU | NIPDAUAG Level-1-260C-UNLIM -40 to 125 54260 & no Sb/Br) TPS54260DRCR ACTIVE VSON DRC 10 3000 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 125 54260 & no Sb/Br) TPS54260DRCT ACTIVE VSON DRC 10 250 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 125 54260 & no Sb/Br) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and Addendum-Page 1
PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF TPS54260 : •Automotive: TPS54260-Q1 •Enhanced Product: TPS54260-EP NOTE: Qualified Version Definitions: •Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects •Enhanced Product - Supports Defense, Aerospace and Medical Applications Addendum-Page 2
PACKAGE MATERIALS INFORMATION www.ti.com 17-Apr-2020 TAPE AND REEL INFORMATION *Alldimensionsarenominal Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1 Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant (mm) W1(mm) TPS54260DGQR HVSSOP DGQ 10 2500 330.0 12.4 5.3 3.4 1.4 8.0 12.0 Q1 TPS54260DGQR HVSSOP DGQ 10 2500 330.0 12.4 5.3 3.3 1.3 8.0 12.0 Q1 TPS54260DRCR VSON DRC 10 3000 330.0 12.4 3.3 3.3 1.1 8.0 12.0 Q2 TPS54260DRCT VSON DRC 10 250 180.0 12.4 3.3 3.3 1.0 8.0 12.0 Q2 TPS54260DRCT VSON DRC 10 250 180.0 12.5 3.3 3.3 1.1 8.0 12.0 Q2 PackMaterials-Page1
PACKAGE MATERIALS INFORMATION www.ti.com 17-Apr-2020 *Alldimensionsarenominal Device PackageType PackageDrawing Pins SPQ Length(mm) Width(mm) Height(mm) TPS54260DGQR HVSSOP DGQ 10 2500 364.0 364.0 27.0 TPS54260DGQR HVSSOP DGQ 10 2500 346.0 346.0 35.0 TPS54260DRCR VSON DRC 10 3000 338.0 355.0 50.0 TPS54260DRCT VSON DRC 10 250 203.0 203.0 35.0 TPS54260DRCT VSON DRC 10 250 205.0 200.0 33.0 PackMaterials-Page2
None
None
None
None
None
GENERIC PACKAGE VIEW DRC 10 VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204102-3/M
PACKAGE OUTLINE DRC0010J VSON - 1 mm max height SCALE 4.000 PLASTIC SMALL OUTLINE - NO LEAD 3.1 B A 2.9 PIN 1 INDEX AREA 3.1 2.9 1.0 C 0.8 SEATING PLANE 0.05 0.00 0.08 C 1.65 0.1 2X (0.5) (0.2) TYP EXPOSED 4X (0.25) THERMAL PAD 5 6 2X 11 SYMM 2 2.4 0.1 10 1 8X 0.5 0.30 10X 0.18 PIN 1 ID SYMM 0.1 C A B (OPTIONAL) 0.5 0.05 C 10X 0.3 4218878/B 07/2018 NOTES: 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. www.ti.com
EXAMPLE BOARD LAYOUT DRC0010J VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD (1.65) (0.5) 10X (0.6) 1 10 10X (0.24) 11 SYMM (2.4) (3.4) (0.95) 8X (0.5) 6 5 (R0.05) TYP ( 0.2) VIA TYP (0.25) (0.575) SYMM (2.8) LAND PATTERN EXAMPLE EXPOSED METAL SHOWN SCALE:20X 0.07 MIN 0.07 MAX EXPOSED METAL ALL AROUND ALL AROUND EXPOSED METAL SOLDER MASK METAL METAL UNDER SOLDER MASK OPENING SOLDER MASK OPENING NON SOLDER MASK SOLDER MASK DEFINED DEFINED (PREFERRED) SOLDER MASK DETAILS 4218878/B 07/2018 NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. www.ti.com
EXAMPLE STENCIL DESIGN DRC0010J VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD 2X (1.5) (0.5) SYMM EXPOSED METAL 11 TYP 10X (0.6) 1 10 (1.53) 10X (0.24) 2X (1.06) SYMM (0.63) 8X (0.5) 6 5 (R0.05) TYP 4X (0.34) 4X (0.25) (2.8) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL EXPOSED PAD 11: 80% PRINTED SOLDER COVERAGE BY AREA SCALE:25X 4218878/B 07/2018 NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com
IMPORTANTNOTICEANDDISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated