图片仅供参考

详细数据请看参考数据手册

Datasheet下载
  • 型号: TPS54226PWP
  • 制造商: Texas Instruments
  • 库位|库存: xxxx|xxxx
  • 要求:
数量阶梯 香港交货 国内含税
+xxxx $xxxx ¥xxxx

查看当月历史价格

查看今年历史价格

TPS54226PWP产品简介:

ICGOO电子元器件商城为您提供TPS54226PWP由Texas Instruments设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 提供TPS54226PWP价格参考以及Texas InstrumentsTPS54226PWP封装/规格参数等产品信息。 你可以下载TPS54226PWP参考资料、Datasheet数据手册功能说明书, 资料中有TPS54226PWP详细功能的应用电路图电压和使用方法及教程。

产品参数 图文手册 常见问题
参数 数值
产品目录

集成电路 (IC)半导体

描述

IC REG BUCK SYNC ADJ 2A 14HTSSOP稳压器—开关式稳压器 4.5-18V 2A Sync Step Down Converter

DevelopmentKit

TPS54226EVM-539

产品分类

PMIC - 稳压器 - DC DC 开关稳压器

品牌

Texas Instruments

产品手册

点击此处下载产品Datasheet

产品图片

rohs

符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求

产品系列

电源管理 IC,稳压器—开关式稳压器,Texas Instruments TPS54226PWPSWIFT™, D-CAP2™, Eco-Mode™

数据手册

点击此处下载产品Datasheet

产品型号

TPS54226PWP

PWM类型

混合物

产品种类

稳压器—开关式稳压器

供应商器件封装

14-HTSSOP

其它名称

296-34612-5
TPS54226PWP-ND

包装

管件

同步整流器

商标

Texas Instruments

安装类型

表面贴装

安装风格

SMD/SMT

封装

Tube

封装/外壳

14-TSSOP (0.173",4.40mm 宽)裸焊盘

封装/箱体

HTSSOP-14

工作温度

-40°C ~ 85°C

工作温度范围

- 40 C to + 85 C

工厂包装数量

90

开关频率

700 kHz

拓扑结构

Buck

最大输入电压

18 V

最小工作温度

- 40 C

标准包装

90

电压-输入

2 V ~ 18 V

电压-输出

0.76 V ~ 5.5 V

电流-输出

2A

类型

降压(降压)

系列

TPS54226

设计资源

http://www.digikey.com/product-highlights/cn/zh/texas-instruments-webench-design-center/3176

输出数

1

输出电压

760 mV to 5.5 V

输出电流

2 A

输出端数量

1 Output

输出类型

可调式

配用

/product-detail/zh/TPS54226EVM-539/296-31182-ND/2262026

频率-开关

700kHz

推荐商品

型号:600S0R7AT250XT

品牌:American Technical Ceramics

产品名称:电容器

获取报价

型号:LM2931AZ50AP

品牌:STMicroelectronics

产品名称:集成电路(IC)

获取报价

型号:IS61NLF12836EC-7.5TQLI

品牌:ISSI, Integrated Silicon Solution Inc

产品名称:集成电路(IC)

获取报价

型号:5499922-6

品牌:TE Connectivity AMP Connectors

产品名称:连接器,互连器件

获取报价

型号:LM4050QAIM3X2.0/NOPB

品牌:Texas Instruments

产品名称:集成电路(IC)

获取报价

型号:RGP0207CHJ100M

品牌:TE Connectivity Passive Product

产品名称:电阻器

获取报价

型号:TEA1521P/N2,112

品牌:NXP USA Inc.

产品名称:集成电路(IC)

获取报价

型号:SFR2500001104FR500

品牌:Vishay BC Components

产品名称:电阻器

获取报价

样品试用

万种样品免费试用

去申请
TPS54226PWP 相关产品

MAX5903ACEUT+T

品牌:Maxim Integrated

价格:

PCA9535PWR

品牌:Texas Instruments

价格:

570-290-721P40

品牌:EDAC Inc.

价格:

2-5178238-4

品牌:TE Connectivity AMP Connectors

价格:¥56.24-¥82.81

744765068A

品牌:Wurth Electronics Inc.

价格:¥1.77-¥3.04

RCD-24-1.00/PL/A

品牌:Recom Power

价格:

RNX0381G00FNLB

品牌:Vishay Dale

价格:¥45.60-¥67.36

R30-1003002

品牌:Harwin Inc.

价格:¥2.74-¥2.74

PDF Datasheet 数据手册内容提取

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 TM 4.5V to 18V Input, 2-A Synchronous Step-Down SWIFT Converter with Eco-Mode™ CheckforSamples:TPS54226 FEATURES APPLICATIONS 1 • D-CAP2™ModeEnablesFastTransient • WideRangeofApplicationsforLowVoltage 23 Response System • LowOutputRippleandAllowsCeramicOutput – DigitalTVPowerSupply Capacitor – HighDefinitionBlu-rayDisc™Players • WideVCCInputVoltageRange:4.5Vto18V – NetworkingHomeTerminal • WideVINInputVoltageRange:2Vto18V – DigitalSetTopBox(STB) • OutputVoltageRange:0.76Vto5.5V DESCRIPTION • HighlyEfficientIntegratedFET’sOptimized forLowerDutyCycleApplications The TPS54226 is a adaptive on-time D-CAP2™ –160mΩ (HighSide)and110mΩ (LowSide) mode synchronous buck converter. TheTPS54226 enables system designers to complete the suite of • HighEfficiency,lessthan10μAatshutdown various end equipment’s power bus regulators with a • Auto-SkipEco-Mode™forHighEfficiencyat cost effective, low component count, low standby LightLoad current solution. The main control loop for the • HighInitialBandgapReferenceAccuracy TPS54226 uses the D-CAP2™ mode control which provides a fast transient response with no external • AdjustableSoftStart compensation components. The adoptive on-time • Pre-BiasedSoftStart control supports seamless operation between PWM • 700-kHzSwitchingFrequency(f ) mode at heavy load condition and reduced frequency SW Eco-Mode™ operation at light load for high efficiency. • CycleByCycleOverCurrentLimit The TPS54226 also has a proprietary circuit that • PowerGoodOutput enables the device to adopt to both low equivalent • Auto-SkipMode series resistance (ESR) output capacitors, such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. The device operates from 4.5-V to 18-V VCC input, and from 2-V to 18-V VIN input power supply voltage. The output voltage can be programmed between 0.76 V and 5.5 V. The device also features an adjustable slow start time and a power good function. The TPS54226 is available in the 14 pin HTSSOP or 16 pin QFN package, and designedtooperatefrom–40°Cto85°C. VOUT- 50 mA/div IOUT- 1A/div 100ms/div 1 Pleasebeawarethatanimportantnoticeconcerningavailability,standardwarranty,anduseincriticalapplicationsofTexas Instrumentssemiconductorproductsanddisclaimerstheretoappearsattheendofthisdatasheet. D-CAP2,Eco-Mode,PowerPADaretrademarksofTexasInstruments. 2 Blu-rayDiscisatrademarkofBlu-rayDiscAssociation. 3 PRODUCTIONDATAinformationiscurrentasofpublicationdate. Copyright©2009–2011,TexasInstrumentsIncorporated Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarilyincludetestingofallparameters.

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriateprecautions.Failuretoobserveproperhandlingandinstallationprocedurescancausedamage. ESDdamagecanrangefromsubtleperformancedegradationtocompletedevicefailure.Precisionintegratedcircuitsmaybemore susceptibletodamagebecauseverysmallparametricchangescouldcausethedevicenottomeetitspublishedspecifications. ORDERINGINFORMATION(1) T PACKAGE(2) (3) ORDERABLEPARTNUMBER PIN TRANSPORT A MEDIA PowerPAD™ TPS54226PWP Tube 14 (HTSSOP)–PWP TPS54226PWPR TapeandReel –40°Cto85°C TPS54226RGTT TapeandReel PlasticQuadFlatPack(QFN) 16 TPS54226RGTR TapeandReel (1) Forthemostcurrentpackageandorderinginformation,seethePackageOptionAddendumattheendofthisdocument,orseetheTI websiteatwww.ti.com. (2) Packagedrawings,thermaldata,andsymbolizationareavailableatwww.ti.com/packaging. (3) AllpackageoptionshaveCuNIPDAUlead/ballfinish. ABSOLUTE MAXIMUM RATINGS overoperatingfree-airtemperaturerange(unlessotherwisenoted) (1) VALUE UNIT V ,V ,EN –0.3to20 V IN CC V –0.3to26 V BST V (vsSW1,SW2) –0.3to6.5 V BST V Inputvoltagerange I V ,V ,SS,PG –0.3to6.5 V FB O SW1,SW2 –2to20 V SW1,SW2(10nstransient) –3to20 V V –0.3to6.5 V REG5 V Outputvoltagerange O P ,P –0.3to0.3 V GND1 GND2 I Outputcurrentrange I O VREG5 V VoltagefromGNDtoPOWERPAD –0.2to0.2 V diff Electrostatic HumanBodyModel(HBM) 2 kV ESDrating discharge ChargedDeviceModel(CDM) 500 V T Operatingjunctiontemperature –40to150 °C J T Storagetemperature –55to150 °C stg (1) Stressesbeyondthoselistedunderabsolutemaximumratingsmaycausepermanentdamagetothedevice.Thesearestressratings only,andfunctionaloperationofthedeviceattheseoranyotherconditionsbeyondthoseindicatedunderrecommendedoperating conditionsisnotimplied.Exposuretoabsolute-maximum-ratedconditionsforextendedperiodsmayaffectdevicereliability. THERMAL INFORMATION TPS54226 TPS54226 THERMALMETRIC(1) PWP RGT UNITS 14PINS 16PINS θ Junction-to-ambientthermalresistance 55.6 46.1 JA θ Junction-to-case(top)thermalresistance 51.3 58.1 JCtop θ Junction-to-boardthermalresistance 26.4 18.8 JB °C/W ψ Junction-to-topcharacterizationparameter 1.8 1.3 JT ψ Junction-to-boardcharacterizationparameter 20.6 18.8 JB θ Junction-to-case(bottom)thermalresistance(2) 4.3 4.8 JCbot (1) Formoreinformationabouttraditionalandnewthermalmetrics,seetheICPackageThermalMetricsapplicationreport,SPRA953. (2) Thejunction-to-case(bottom)thermalresistanceisobtainedbysimulatingacoldplatetestontheexposed(power)pad.Nospecific JEDECstandardtestexists,butaclosedescriptioncanbefoundintheANSISEMIstandardG30-88. 2 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 RECOMMENDED OPERATING CONDITIONS overoperatingfree-airtemperaturerange(unlessotherwisenoted) MIN MAX UNIT V Supplyinputvoltagerange 4.5 18 V CC V Powerinputvoltagerange 2 18 V IN V –0.1 24 BST V (vsSW1,SW2) –0.1 5.7 BST SS,PG –0.1 5.7 EN –0.1 18 V Inputvoltagerange V I V ,V –0.1 5.5 O FB SW1,SW2 –1.8 18 SW1,SW2(10nstransient) –3 18 P ,P –0.1 0.1 GND1 GND2 V Outputvoltagerange V –0.1 5.7 V O REG5 I OutputCurrentrange I 0 10 mA O VREG5 T Operatingfree-airtemperature –40 85 °C A T Operatingjunctiontemperature –40 125 °C J ELECTRICAL CHARACTERISTICS overoperatingfree-airtemperaturerange,V ,V =12V(unlessotherwisenoted) CC IN PARAMETER TESTCONDITIONS MIN TYP MAX UNIT SUPPLYCURRENT V current,T =25°C,EN=5V, I Operating-non-switchingsupplycurrent CC A 800 1200 μA VCC V =0.8V FB I Shutdownsupplycurrent V current,T =25°C,EN=0V 1.8 10 μA VCCSDN CC A LOGICTHRESHOLD V ENhigh-levelinputvoltage EN 1.5 V ENH V ENlow-levelinputvoltage EN 0.4 V ENL V VOLTAGEANDDISCHARGERESISTANCE FB VFBvoltagelightloadmode,T =25°C, A 771 V =1.05V,IO=10mA O T =25°C,V =1.05V,continuousmode 757 765 773 A O VFBTH VFBthresholdvoltage TmAod=e0(°1C) to85°C,VO=1.05V,continuous 753 777 mV T =–40°Cto85°C,V =1.05V,continuous mAode(1) O 751 779 I V inputcurrent V =0.8V,T =25°C 0 ±0.1 μA VFB FB FB A R V dischargeresistance EN=0V,V =0.5V,T =25°C 50 100 Ω Dischg O O A V OUTPUT REG5 T =25°C,6V<V <18V, V V outputvoltage A CC 5.3 5.5 5.7 V VREG5 REG5 0<I <5mA VREG5 V Lineregulation 6.0V<V <18V,I =5mA 20 mV LN5 CC VREG5 V Loadregulation 0mA<I <5mA 100 mV LD5 VREG5 I Outputcurrent V =6V,V =4V,T =25°C 70 mA VREG5 CC REG5 A MOSFET R Highsideswitchresistance 25°C,V -SW1,2=5.5V 160 mΩ dsonh BST R Lowsideswitchresistance 25°C 110 mΩ dsonl CURRENTLIMIT I Currentlimit Lout=2.2μH(1) 2.5 3.1 4.5 A ocl (1) Notproductiontested. Copyright©2009–2011,TexasInstrumentsIncorporated 3 ProductFolderLink(s):TPS54226

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com ELECTRICAL CHARACTERISTICS (continued) overoperatingfree-airtemperaturerange,V ,V =12V(unlessotherwisenoted) CC IN PARAMETER TESTCONDITIONS MIN TYP MAX UNIT THERMALSHUTDOWN Shutdowntemperature (2) 150 T Thermalshutdownthreshold °C SDN Hysteresis (2) 25 ON-TIMETIMERCONTROL T Ontime V =12V,V =1.05V 145 ns ON IN O T Minimumofftime T =25°C,V =0.7V 260 310 ns OFF(MIN) A FB SOFTSTART I SSchargecurrent V =0V 1.4 2.0 2.6 μA SSC SS I SSdischargecurrent V =0.5V 0.1 0.2 mA SSD SS POWERGOOD V rising(good) 85 90 95 % FB V PGthreshold THPG V falling(fault) 85 % FB I PGsinkcurrent PG=0.5V 2.5 5 mA PG OUTPUTUNDERVOLTAGEANDOVERVOLTAGEPROTECTION V OutputOVPtripthreshold OVPdetect 115 120 125 % OVP T OutputOVPpropdelay 5 μs OVPDEL UVPdetect 65 70 75 % V OutputUVPtripthreshold UVP Hysteresis 10 % T OutputUVPdelay 0.25 ms UVPDEL T OutputUVPenabledelay Relativetosoft-starttime x1.7 UVPEN UVLO WakeupV voltage 3.55 3.8 4.05 REG5 V UVLOthreshold V UVLO HysteresisV voltage 0.23 0.35 0.47 REG5 (2) Notproductiontested. DEVICE INFORMATION PWPPACKAGE (TOPVIEW) 1 VO VCC 14 2 VFB VIN 13 3 VREG5 VBST 12 4 SS POWER PAD SW2 11 5 GND SW110 6 PG PGND2 9 7 EN PGND1 8 4 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 RGTPACKAGE (TOPVIEW) C N2 N1 VO VC VI VI 16 15 14 13 VFB 1 12 VBST VREG5 2 11 SW3 EXPOSED THERMAL PAD SS 3 10 SW2 GND 4 9 SW1 5 6 7 8 G N D1 D2 P E N N G G P P PINFUNCTIONS PIN DESCRIPTION NAME PWP14 RGT16 VO 1 16 Connecttooutputofconverter.ThispinisusedforOn-TimeAdjustment. VFB 2 1 Converterfeedbackinput.Connectwithfeedbackresistordivider. VREG5 3 2 5.5Vpowersupplyoutput.Acapacitor(typical1μF)shouldbeconnectedtoGND. SS 4 3 Soft-startcontrol.AexternalcapacitorshouldbeconnectedtoGND. GND 5 4 Signalgroundpin PG 6 5 Opendrainpowergoodoutput EN 7 6 Enablecontrolinput PGND1, Groundreturnsforlow-sideMOSFET.Alsoserveasinputsofcurrentcomparators.ConnectPGND 8,9 7,8 PGND2 andGNDstronglytogetherneartheIC. Switchnodeconnectionbetweenhigh-sideNFETandlow-sideNFET.Alsoserveasinputstocurrent SW1,SW2 10,11 9,10,11 comparators. Supplyinputforhigh-sideNFETgatedriver(boostterminal).Connectcapacitorfromthispinto VBST 12 12 respectiveSW1,SW2terminals.AninternalPNdiodeisconnectedbetweenVREG5toVBSTpin. VIN 13 13,14 PowerinputandconnectedtohighsideNFETdrain VCC 14 15 Supplyinputfor5Vinternallinearregulatorforthecontrolcircuitry Exposed Thermal Back Back Thermalpadofthepackage.Mustbesolderedtoachieveappropriatedissipation.Shouldbe Pador side side connectedtoPGND. PowerPAD ™ Copyright©2009–2011,TexasInstrumentsIncorporated 5 ProductFolderLink(s):TPS54226

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com FUNCTIONALBLOCKDIAGRAM -30% UV 14 VCC VIN VIN OV 13 1 VO +20% VREG5 VBST 12 Control logic Ref SS 1shot SW VO 2 11 VFB XCON 10 SGND VREG5 VREG5 Ceramic 3 Capacitor SS 1mF 4 9 8 PGND Softstart SW PGND SS ZC PGND 5 GND SW OCP SGND Ref PGND VCC 6 PG -10% UV VREG5 OV Protection UVLO UVLO Logic EN EN 7 TSD Logic REF Ref A. BlockdiagramshownisforPWP14pinpackage.QFN16pinpackageblockdiagramisidenticalexceptforpinout. OVERVIEW The TPS54226 is a 2-A synchronous step-down (buck) converter with two integrated N-channel MOSFETs and Auto-Skip Eco-Mode™ to improve light lode efficiency. It operates using D-CAP2™ mode control. The fast transient response of D-CAP2™ control reduces the output capacitance required to meet a specific level of performance. Proprietary internal circuitry allows the use of low ESR output capacitors including ceramic and specialpolymertypes. DETAILED DESCRIPTION PWMOperation The main control loop of the TPS54226 is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2™ mode control. D-CAP2™ mode control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with bothlowESRandceramicoutputcapacitors.Itisstableevenwithvirtuallynorippleattheoutput. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one 6 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 shot timer expires. This one shot is set by the converter input voltage, VIN, and the output voltage, VO, to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need forESRinducedoutputripplefromD-CAP2™modecontrol. PWMFrequencyandAdaptiveOn-TimeControl TPS54226 uses an adaptive on-time control scheme and does not have a dedicated on board oscillator. The TPS54226 runs with a pseudo-constant frequency of 700 kHz by using the input voltage and output voltage to set the on-time one-shot timer. The on-time is inversely proportional to the input voltage and proportional to the outputvoltage,therefore,whenthedutyratioisVOUT/VIN,thefrequencyisconstant. Auto-SkipEco-Mode™Control The TPS54226 is designed with Auto-Skip Eco-Mode™ to increase light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when its zero inductor current is detected. As the load current further decreases the converter run into discontinuous conduction mode. The on-time is kept almost the same as is was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light load operation I currentcanbecalculatedinEquation1. OUT(LL) 1 (V - V )·V I =-·-IN OUT OUT OUT(LL) 2·L·f V ws IN (1) SoftStartandPre-BiasedSoftStart The soft start function is adjustable. When the EN pin becomes high, 2-μA current begins charging the capacitor which is connected from the SS pin to GND. Smooth control of the output voltage is maintained during start up. The equation for the slow start time is shown in Equation 2. VFB voltage is 0.765 V and SS pin source current is 2μA. C6(nF)•Vref C6(nF)•0.765 Tss(ms) = − = − Iss(µA) 2 (2) A unique circuit to prevent current from being pulled from the output during startup if the output is pre-biased. When the soft-start commands a voltage higher than the pre-bias level (internal soft start becomes greater than feedback voltage V ), the controller slowly activates synchronous rectification by starting the first low side FET FB gate driver pulses with a narrow on-time. It then increments that on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-bias output, and ensure that the out voltage (VO) starts and ramps up smoothly into regulationandthecontrolloopisgiventimetotransitionfrompre-biasedstart-uptonormalmodeoperation. PowerGood The power good function is activated after soft start has finished. The power good function becomes active after 1.7 times soft-start time. When the output voltage is within –10% of the target value, internal comparators detect power good state and the power good signal becomes high. Rpg resister value, which is connected between PG and VREG5, is required from 20 kΩ to 150 kΩ. If the feedback voltage goes under 15% of the target value, the powergoodsignalbecomeslowaftera10msinternaldelay. OutputDischargeControl TPS54226 discharges the output when EN is low, or the controller is turned off by the protection functions (OVP, UVP, UVLO and thermal shutdown). The output is discharged by an internal 50-Ω MOSFET which is connected from VO to PGND. The internal low-side MOSFET is not turned on during the output discharge operation to avoidthepossibilityofcausingnegativevoltageattheoutput. Copyright©2009–2011,TexasInstrumentsIncorporated 7 ProductFolderLink(s):TPS54226

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com CurrentProtection The output over-current protection (OCP) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored by measuring the low-side FET switch voltage between the SW pin and GND. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated. During the on time of the high-side FET switch, the switch current increases at a linear rate determined by Vin, Vout, the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current Iout. If the measured voltage is above the voltage proportional to the current limit, then the device constantly monitors the low-side FET switch voltage,whichisproportionaltotheswitchcurrent,duringthelow-sideon-time. The converter maintains the low-side switch on until the measured voltage is below the voltage corresponding to the current limit at which time the switching cycle is terminated and a new switching cycle begins. In subsequent switchingcycles,theon-timeissettoafixedvalueandthecurrentismonitoredinthesamemanner. There are some important considerations for this type of over-current protection. The load current one half of the peak-to-peak inductor current higher than the over-current threshold. Also when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. This may cause the output under-voltage protection circuit to be activated. When the over current conditionisremoved,theoutputvoltagereturnstotheregulatedvalue.Thisprotectionisnon-latching. Over/UnderVoltageProtection The TPS54226 detects over and undervoltage conditions by monitoring the feedback voltage (VFB). This function is enabled after approximately 1.7 times the soft-start time. When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches the high-side MOSFET driver turns off and the low-side MOSFET turns on. When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins. After 250μs,thedevicelatchesoffbothinternaltopandbottomMOSFET. UVLOProtection Undervoltage lock out protection (UVLO) monitors the voltage of the V pin. When the V voltage is lower REG5 REG5 thanUVLOthresholdvoltage,theTPS54226isshutoff.Thisisprotectionisnon-latching. ThermalShutdown Thermal protection is self-activating. If the junction temperature exceeds the threshold value (typically 150°C), theTPS54226shutsoff.Thisprotectionisnon-latching. 8 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 TYPICAL CHARACTERISTICS 1200 8 1000 A m Am ent - 6 nt - 800 urr e C rr n u w C y 600 do 4 pl ut p h u S - S 400 - N C D IC CS 2 C V 200 I 0 0 -50 0 50 100 150 -50 0 50 100 150 TJ- Junction Temperature -° C TJ- Junction Temperature -° C Figure1.V CURRENTvsJUNCTIONTEMPERATURE Figure2.V SHUTDOWNCURRENTvsJUNCTION CC CC TEMPERATURE 100 1.1 80 V = 18 V 1.075 I V V = 12 V Am e - I rrent - 60 Voltag Cu ut 1.05 put 40 utp VI= 5.5 V n O N I - O E V 1.025 20 0 1 0 5 10 15 20 0 1 2 EN Input Voltage - V I - Output Current -A O Figure3.ENCURRENTvsENVOLTAGE Figure4.1.05-VOUTPUTVOLTAGEvsOUTPUTCURRENT Copyright©2009–2011,TexasInstrumentsIncorporated 9 ProductFolderLink(s):TPS54226

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com TYPICAL CHARACTERISTICS (continued) 1.1 V - 50 mV/div OUT I = 10 mA 1.075 O V e - g a olt V ut 1.05 p I = 1A Out O IOUT- 1A/div - O V 1.025 100ms/div 1 0 5 10 15 20 V - Input Voltage - V I Figure5.1.05-VOUTPUTVOLTAGEvsINPUTVOLTAGE Figure6.1.05V50mATO2ALOAD TRANSIENTRESPONSE 100 V = 3.3 V O EN - 10 V/div 90 80 V = 1.8 V O VOUT- 0.5 V/div y - % VO= 2.5 V nc 70 e ci Effi 60 PG - 5 V/div 50 400ms/div 40 0 0.5 1 1.5 2 I - Output Current -A O Figure7.START-UPWAVEFORM Figure8.EFFICIENCYvsOUTPUTCURRENT 10 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 TYPICAL CHARACTERISTICS (continued) 100 900 V = 2.5 V O 80 VO= 3.3 V z H 800 k y - c % n y - 60 VO= 1.8 V que Efficienc 40 ching Fre 700 VO= 1.8 V wit S - 600 w 20 s V = 3.3 V f O 0 500 0.001 0.01 0.1 0 5 10 15 20 I - Output Current -A V - Input Voltage - V O I Figure9.LIGHTLOADEFFICIENCY Figure10.SWITCHINGFREQUENCYvsINPUTVOLTAGE vsOUTPUTCURRENT (IO=1A) 800 V = 1.05 V O V - 10 mV/div 700 O z H k 600 y - c en 500 VO= 1.8 V u q e Fr 400 g n hi SW - 5 V/div witc 300 VO= 2.5 V S - 200 w s f 100 0 0.001 0.01 0.1 1 10 I - Output Current -A O Figure11.SWITCHINGFREQUENCYvsOUTPUT Figure12.VOLTAGERIPPLEATOUTPUT(IO=2A) CURRENT Copyright©2009–2011,TexasInstrumentsIncorporated 11 ProductFolderLink(s):TPS54226

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com TYPICAL CHARACTERISTICS (continued) V - 50 mV/div I SW - 5 V/div Figure13.VOLTAGERIPPLEATINPUT(IO=2A) 12 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 DESIGN GUIDE StepByStepDesignProcedure Tobeginthedesignprocess,thefollowingapplicationparametersmustbeknown: • Inputvoltagerange • Outputvoltage • Outputcurrent • Outputvoltageripple • Inputvoltageripple Figure14showstheschematicdiagramforthisdesignexample. Figure14. SchematicDiagram OutputVoltageResistorsSelection The output voltage is set with a resistor divider from the output node to the VFB pin. It is recommended to use 1%toleranceorbetterdividerresistors.StartbyusingEquation3andEquation4tocalculateV . OUT To improve efficiency at very light loads consider using larger value resistors, too high of resistance is more susceptibletonoiseandvoltageerrorsfromtheVFBinputcurrentaremorenoticeable. Foroutputvoltagefrom0.76Vto2.5V: ( R1) VOUT=0.765 • 1 + −R2 (3) Foroutputvoltageover2.5V: ( ) ¾R1 V =(0.763 + 0.0017 ·V )· 1 + OUT OUT_SET R2 (4) Where: V =TargetV voltage OUT_SET OUT Copyright©2009–2011,TexasInstrumentsIncorporated 13 ProductFolderLink(s):TPS54226

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com OutputFilterSelection TheoutputfilterusedwiththeTPS54226isanLCcircuit.ThisLCfilterhasdoublepoleat: 1 F = P 2p L ´C OUT OUT (5) At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS54226. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. D-CAP2™ introduces a high frequency zero that reduces the gain roll off to -20 dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor selected for the output filter must be selected so that the double pole of Equation 5 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the valuesrecommendedinTable1. Table1.RecommendedComponentValues OUTPUTVOLTAGE R1(kΩ) R2(kΩ) C4(pF)(1) L1(µH) C8+C9(µF) (V) 1 6.81 22.1 2.2 22-68 1.05 8.25 22.1 2.2 22-68 1.2 12.7 22.1 2.2 22-68 1.8 30.1 22.1 10-47 3.3 22-68 2.5 49.9 22.1 10-47 3.3 22-68 3.3 73.2 22.1 10-47 3.3 22-68 5 121 22.1 10-47 4.7 22-68 (1) Optional For higher output voltages at or above 1.8 V, additional phase boost can be achieved by adding a feed forward capacitor(C4)inparallelwithR1. The inductor peak-to-peak ripple current, peak current, and RMS current are calculated using Equation 6, Equation 7, and Equation 8. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. Use 700 kHz for f . SW Use 700 kHz for f . Make sure the chosen inductor is rated for the peak current of Equation 7 and the RMS SW currentofEquation8. V V - V Ilp - p = OUT • IN (max) OUT V L •f IN (max) O SW (6) Ilp - p I = I +  lpeak O 2 (7) − √ 1 I = I 2+ −Ilp - p2 Lo(RMS) O 12 (8) For this design example, the calculated peak current is 2.32 A and the calculated RMS current is 2.01 A. The inductor used is a TDK SPM6530-2R2M100 with a peak current rating of 11.5 A and an RMS current rating of 11 A. The capacitor value and ESR determines the amount of output voltage ripple. The TPS54226 is intended for use with ceramic or other low ESR capacitors. Recommended values range from 22 µF to 68 µF. Use Equation 9 to determinetherequiredRMScurrentratingfortheoutputcapacitor. V • (V - V ) I =−−OUT IN OUT CO(RMS) √12 •V •L •f IN O SW (9) For this design two TDK C3216X5R0J226M 22 µF output capacitors are used. The typical ESR is 2 mΩ each. ThecalculatedRMScurrentis0.271Aandeachoutputcapacitorisratedfor4A. 14 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 InputCapacitorSelection The TPS54226 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor over 10 μF is recommended for the decoupling capacitor. An additional 0.1 µF capacitor from pin 14 to ground is recommended to improve the stability of the over-current limit function. The capacitorvoltageratingneedstobegreaterthanthemaximuminputvoltage. BootstrapCapacitorSelection A 0.1 µF ceramic capacitor must be connected between the VBST to SW pin for proper operation. It is recommendedtouseaceramiccapacitor. VREG5CapacitorSelection A 1.0 µF ceramic capacitor must be connected between the VREG5 to GND pin for proper operation. It is recommendedtouseaceramiccapacitor. THERMAL INFORMATION The PWP 14 pin package incorporates an exposed PowerPAD™ and the QFN 16 pin package incorporates a similarexposedthermalpad.Theseexposedthermalpadsaredesignedtobeconnectedtoanexternalheatsink. Thethermalpadmustbesoldereddirectlytotheprintedboard(PCB).Aftersoldering,thePCBcanbeusedasa heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsinkstructuredesignedintothePCB.Thisdesignoptimizestheheattransferfromtheintegratedcircuit(IC). For additional information on the PowerPAD™ package and how to use the advantage of its heat dissipating abilities, see Technical Brief, PowerPAD™ Thermally Enhanced Package, Texas Instruments Literature No. SLMA002andApplicationBrief,PowerPAD™MadeEasy,TexasInstrumentsLiteratureNo.SLMA004. The exposed thermal pad dimensions for the PWP 14 pin and QFN 16 pin packages are shown in the Thermal PadMechanicalDatasectionofthisdatasheet. Copyright©2009–2011,TexasInstrumentsIncorporated 15 ProductFolderLink(s):TPS54226

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com LAYOUT CONSIDERATIONS The following layout guidelines are provided using the PWP 14 pin package as an example. The general guidelines and routing are also applicable to the QFN 16 pin package. Allowance should be made for the differencesinthepackagepinconfigurations. 1. Keeptheinputswitchingcurrentloopassmallaspossible. 2. Keep the SW node as physically small and short as possible to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedbackpinofthedevice. 3. Keepanalogandnon-switchingcomponentsawayfromswitchingcomponents. 4. Makeasinglepointconnectionfromthesignalgroundtopowerground. 5. Donotallowswitchingcurrenttoflowunderthedevice. 6. KeepthepatternlinesforVINandPGNDbroad. 7. ExposedpadofdevicemustbeconnectedtoPGNDwithsolder. 8. VREG5capacitorshouldbeplacednearthedevice,andconnectedPGND. 9. OutputcapacitorshouldbeconnectedtoabroadpatternofthePGND. 10. Voltagefeedbackloopshouldbeasshortaspossible,andpreferablywithgroundshield. 11. LowerresistorofthevoltagedividerwhichisconnectedtotheVFBpinshouldbetiedtoSGND. 12. ProvidingsufficientviaispreferableforVIN,SWandPGNDconnection. 13. PCBpatternforVIN,SW,andPGNDshouldbeasbroadaspossible. 14. IfVINandVCCisshorted,VINandVCCpatternsneedtobeconnectedwithbroadpatternlines. 15. VINCapacitorshouldbeplacedasnearaspossibletothedevice. VCC INPUT BYPASS CAPACITOR Additional VCC Thermal VIN Vias VIN INPUT FREEESDISBTAOCRKS VOUT VCC BCYAPPAASCSITOR VFB VIN BOOST VREG5 VBST CAPACITOR VOUT BIAS SS SW1 CAP GND SW2 OUTPUT INDUCTOR OUTPUT SLOW PG EXPOSED PGND1 FILTER SCTAAPRT EN PAOREWAERPAD PGND2 CAPACITOR Connection to POWER GROUND on internal or ANALOG Additional bottom layer GROUND Thermal TRACE Vias To Enable Control POWER GROUND VIAto Ground Plane Etch on Bottom Layer or Under Component Figure15. TPS54226Layout 16 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

TPS54226 www.ti.com SLVSA14E–OCTOBER2009–REVISEDJULY2011 REVISION HISTORY ChangesfromOriginal(October2009)toRevisionA Page • ChangedthedevicefromProductPreviewtoProduction .................................................................................................... 1 ChangesfromRevisionA(October2009)toRevisionB Page • ChangedthetitletoincludeEco-Mode................................................................................................................................. 1 • ChangedfeaturesbullettoreferenceEco-Mode .................................................................................................................. 1 • AddedEco-ModetexttotheDESCRIPTION ....................................................................................................................... 1 • AddedtheQFNpackagetotheDESCRIPTION .................................................................................................................. 1 • AddedtheQFNpackagetotheORDERINGINFORMATIONtable .................................................................................... 2 • AddedtheRGTPACKAGEdrawing ..................................................................................................................................... 5 • AddedtheRGT16pincolumntothePINFUNCTIONStable ............................................................................................. 5 • UpdatedtheFUNCTIONALBLOCKDIAGRAM ................................................................................................................... 6 • AddedtextNotetotheFUNCTIONALBLOCKDIAGRAM ................................................................................................... 6 • AddedEco-ModetexttotheOVERVIEWsection ................................................................................................................ 6 • ChangedsectiontitleFrom:LightLoadModeControlTo:LightLoadEco-ModeControl ................................................... 7 • AddedEco-ModetotextintheLightLoadEco-ModeControlsection ................................................................................. 7 • AddedNote1toTable1..................................................................................................................................................... 14 • AddedtexttotheTHERMALINFORMATIONsectionfortheQFNpackage ..................................................................... 15 • Deletedfigure"ThermalPadDimensions" ......................................................................................................................... 15 ChangesfromRevisionB(June2010)toRevisionC Page • ChangedTPS54226PWPRtapeandreelquantityFrom:3000To:2000 ............................................................................ 2 • AddedV ,V =12VtotheconditionsstatementintheElectricalCharacteristicstable..................................................... 3 CC IN ChangesfromRevisionC(October2010)toRevisionD Page • Changed–45°Cto85°Cto–40°Cto85°CinOrderingInformation ..................................................................................... 2 • DeletedquantitiesfromTransportMediacolumn ................................................................................................................. 2 • AddedThermalInformationtable ......................................................................................................................................... 2 • ChangedENlow-levelinputvoltagemaxfrom0.4Vto0.48V ........................................................................................... 3 • ChangedFunctionalBlockDiagram ..................................................................................................................................... 6 • ChangedsectiontitleFrom:LightLoadEco-ModeControlTo:Auto-SkipEco-ModeControl............................................. 7 • AddedAuto-SkiptotextinAuto-SkipEco-ModeControlsection ......................................................................................... 7 • ChangedEquation1 ............................................................................................................................................................. 7 • ChangedPowerGoodsectiontext ....................................................................................................................................... 7 • ChangedCurrentProtectionsectiontext .............................................................................................................................. 8 • ChangedDesignGuideinformation.................................................................................................................................... 13 • ChangedC4valuesinTable1 ........................................................................................................................................... 14 ChangesfromRevisionD(February2011)toRevisionE Page • ChangedENhigh-levelinputvoltageminfrom2Vto1.5V ................................................................................................ 3 • ChangedENlow-levelinputvoltagemaxfrom0.48Vto0.4V ........................................................................................... 3 Copyright©2009–2011,TexasInstrumentsIncorporated 17 ProductFolderLink(s):TPS54226

TPS54226 SLVSA14E–OCTOBER2009–REVISEDJULY2011 www.ti.com ChangesfromRevisionD(February2011)toRevisionE Page • ChangedENhigh-levelinputvoltageminfrom2Vto1.5V ................................................................................................ 3 • ChangedENlow-levelinputvoltagemaxfrom0.48Vto0.4V ........................................................................................... 3 18 Copyright©2009–2011,TexasInstrumentsIncorporated ProductFolderLink(s):TPS54226

PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 PACKAGING INFORMATION Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) HPA011146RGTR ACTIVE VQFN RGT 16 3000 Green (RoHS NIPDAU Level-2-260C-1 YEAR -40 to 85 54226 & no Sb/Br) TPS54226PWP ACTIVE HTSSOP PWP 14 90 Green (RoHS NIPDAU Level-2-260C-1 YEAR -40 to 85 PS54226 & no Sb/Br) TPS54226PWPR ACTIVE HTSSOP PWP 14 2000 Green (RoHS NIPDAU Level-2-260C-1 YEAR -40 to 85 PS54226 & no Sb/Br) TPS54226RGTR ACTIVE VQFN RGT 16 3000 Green (RoHS NIPDAU Level-2-260C-1 YEAR -40 to 85 54226 & no Sb/Br) TPS54226RGTT ACTIVE VQFN RGT 16 250 Green (RoHS NIPDAU Level-2-260C-1 YEAR -40 to 85 54226 & no Sb/Br) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Addendum-Page 1

PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2

PACKAGE MATERIALS INFORMATION www.ti.com 18-Oct-2019 TAPE AND REEL INFORMATION *Alldimensionsarenominal Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1 Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant (mm) W1(mm) TPS54226PWPR HTSSOP PWP 14 2000 330.0 12.4 6.9 5.6 1.6 8.0 12.0 Q1 TPS54226RGTR VQFN RGT 16 3000 330.0 12.4 3.3 3.3 1.1 8.0 12.0 Q2 TPS54226RGTT VQFN RGT 16 250 180.0 12.4 3.3 3.3 1.1 8.0 12.0 Q2 PackMaterials-Page1

PACKAGE MATERIALS INFORMATION www.ti.com 18-Oct-2019 *Alldimensionsarenominal Device PackageType PackageDrawing Pins SPQ Length(mm) Width(mm) Height(mm) TPS54226PWPR HTSSOP PWP 14 2000 350.0 350.0 43.0 TPS54226RGTR VQFN RGT 16 3000 367.0 367.0 35.0 TPS54226RGTT VQFN RGT 16 250 210.0 185.0 35.0 PackMaterials-Page2

None

None

None

None

None

None

PACKAGE OUTLINE RGT0016C VQFN - 1 mm max height SCALE 3.600 PLASTIC QUAD FLATPACK - NO LEAD A 3.1 B 2.9 PIN 1 INDEX AREA 3.1 2.9 1 MAX C SEATING PLANE 0.05 0.08 0.00 1.68 0.07 (0.2) TYP 5 8 EXPOSED THERMAL PAD 12X 0.5 4 9 4X SYMM 1.5 1 12 0.30 16X 0.18 16 13 0.1 C A B PIN 1 ID SYMM (OPTIONAL) 0.05 0.5 16X 0.3 4222419/B 11/2016 NOTES: 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. www.ti.com

EXAMPLE BOARD LAYOUT RGT0016C VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD ( 1.68) SYMM 16 13 16X (0.6) 1 12 16X (0.24) SYMM (2.8) (0.58) TYP 12X (0.5) 9 4 ( 0.2) TYP VIA 5 8 (R0.05) (0.58) TYP ALL PAD CORNERS (2.8) LAND PATTERN EXAMPLE SCALE:20X 0.07 MAX 0.07 MIN ALL AROUND ALL AROUND SOLDER MASK METAL OPENING SOLDER MASK METAL UNDER OPENING SOLDER MASK NON SOLDER MASK SOLDER MASK DEFINED DEFINED (PREFERRED) SOLDER MASK DETAILS 4222419/B 11/2016 NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. www.ti.com

EXAMPLE STENCIL DESIGN RGT0016C VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD ( 1.55) 16 13 16X (0.6) 1 12 16X (0.24) 17 SYMM (2.8) 12X (0.5) 9 4 METAL ALL AROUND 5 8 SYMM (R0.05) TYP (2.8) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL EXPOSED PAD 17: 85% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE SCALE:25X 4222419/B 11/2016 NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com

IMPORTANTNOTICEANDDISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated