ICGOO在线商城 > 集成电路(IC) > 逻辑 - 缓冲器,驱动器,接收器,收发器 > SN74ALS640BDW
数量阶梯 | 香港交货 | 国内含税 |
+xxxx | $xxxx | ¥xxxx |
查看当月历史价格
查看今年历史价格
SN74ALS640BDW产品简介:
ICGOO电子元器件商城为您提供SN74ALS640BDW由Texas Instruments设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 SN74ALS640BDW价格参考¥11.76-¥23.99。Texas InstrumentsSN74ALS640BDW封装/规格:逻辑 - 缓冲器,驱动器,接收器,收发器, Transceiver, Inverting 1 Element 8 Bit per Element 3-State Output 20-SOIC。您可以下载SN74ALS640BDW参考资料、Datasheet数据手册功能说明书,资料中有SN74ALS640BDW 详细功能的应用电路图电压和使用方法及教程。
参数 | 数值 |
产品目录 | 集成电路 (IC)半导体 |
描述 | IC BUS TRANSCEIVER DUAL 20SOIC总线收发器 OCTAL BUS TRANSCEIVER |
产品分类 | |
品牌 | Texas Instruments |
产品手册 | |
产品图片 | |
rohs | 符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求 |
产品系列 | 逻辑集成电路,总线收发器,Texas Instruments SN74ALS640BDW74ALS |
数据手册 | |
产品型号 | SN74ALS640BDW |
产品种类 | 总线收发器 |
传播延迟时间 | 11 ns |
低电平输出电流 | 24 mA |
供应商器件封装 | 20-SOIC |
元件数 | 1 |
其它名称 | 296-33760-5 |
功能 | Bus Transceiver |
包装 | 管件 |
单位重量 | 500.700 mg |
商标 | Texas Instruments |
安装类型 | 表面贴装 |
安装风格 | SMD/SMT |
封装 | Tube |
封装/外壳 | 20-SOIC(0.295",7.50mm 宽) |
封装/箱体 | SOIC-20 |
工作温度 | 0°C ~ 70°C |
工厂包装数量 | 25 |
最大工作温度 | + 70 C |
最小工作温度 | 0 C |
极性 | Inverting |
标准包装 | 25 |
每元件位数 | 8 |
每芯片的通道数量 | 8 |
电压-电源 | 4.5 V ~ 5.5 V |
电流-输出高,低 | 15mA,24mA |
电源电压-最大 | 5.5 V |
电源电压-最小 | 4.5 V |
电路数量 | 8 |
系列 | SN74ALS640B |
输入电平 | TTL |
输出电平 | TTL |
输出类型 | 3-State |
逻辑类型 | 收发器,反相 |
逻辑系列 | ALS |
高电平输出电流 | - 15 mA |
SN54ALS640B, SN54AS640, SN74ALS640B, SN74AS640 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS122A – DECEMBER 1983 – REVISED JANUARY 1995 • Bidirectional Bus Transceivers in SN54ALS640B, SN54AS640...J PACKAGE High-Density 20-Pin Packages SN74ALS640B, SN74AS640...DW OR N PACKAGE • (TOP VIEW) Inverting Logic • Package Options Include Plastic DIR 1 20 VCC Small-Outline (DW) Packages, Ceramic A1 2 19 OE Chip Carriers (FK), and Standard Plastic (N) A2 3 18 B1 and Ceramic (J) 300-mil DIPs A3 4 17 B2 A4 5 16 B3 description A5 6 15 B4 A6 7 14 B5 These octal bus transceivers are designed for asynchronous two-way communication between A7 8 13 B6 data buses. These devices transmit data from the A8 9 12 B7 A bus to the B bus or from the B bus to the A bus, GND 10 11 B8 depending upon the level at the direction-control (DIR) input. The output-enable (OE) input can be SN54ALS640B, SN54AS640...FK PACKAGE used to disable the device so that the buses are (TOP VIEW) effectively isolated. The -1 version of the SN74ALS640B is identical to A2 A1 DIRVCC OE the standard version, except that the 3 2 1 20 19 recommended maximum IOL for the -1 version is A3 4 18 B1 increased to 48 mA. There is no -1 version of the A4 5 17 B2 SN54ALS640B. A5 6 16 B3 A6 7 15 B4 The SN54ALS640B and SN54AS640 are A7 8 14 B5 characterized for operation over the full military 9 10 11 1213 temperature range of –55°C to 125°C. The 8 D 8 76 SN74ALS640B and SN74AS640 are A N B BB characterized for operation from 0°C to 70°C. G FUNCTION TABLE INPUTS OOPPEERRAATTIIOONN OE DIR L L B data to A bus L H A data to B bus H X Isolation PRODUCTION DATA information is current as of publication date. Copyright 1995, Texas Instruments Incorporated Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 1
SN54ALS640B, SN54AS640, SN74ALS640B, SN74AS640 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS122A – DECEMBER 1983 – REVISED JANUARY 1995 logic symbol† logic diagram (positive logic) 19 19 OE G3 OE 1 DIR 3 EN1 [BA] 3 EN2 [AB] 1 2 18 DIR A1 1 B1 2 3 17 A2 B2 4 16 2 18 A3 B3 A1 B1 5 15 A4 B4 6 14 A5 B5 7 13 A6 B6 8 12 A7 B7 9 11 To Seven Other Transceivers A8 B8 †This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ Supply voltage, V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V CC Input voltage, V: All inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V I I/O ports . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V Operating free-air temperature range, T : SN54ALS640B . . . . . . . . . . . . . . . . . . . . . . . . . . . –55°C to 125°C A SN74ALS640B . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C ‡Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. recommended operating conditions SN54ALS640B SN74ALS640B UUNNIITT MIN NOM MAX MIN NOM MAX VCC Supply voltage 4.5 5 5.5 4.5 5 5.5 V VIH High-level input voltage 2 2 V VIL Low-level input voltage 0.7 0.8 V IOH High-level output current –12 –15 mA 12 24 IIOOLL LLooww-lleevveell oouuttppuutt ccuurrrreenntt 48§ mmAA TA Operating free-air temperature –55 125 0 70 °C §Applies only to the -1 version and only if VCC is between 4.75 V and 5.25 V 2 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN54ALS640B, SN54AS640, SN74ALS640B, SN74AS640 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS122A – DECEMBER 1983 – REVISED JANUARY 1995 electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) SN54ALS640B SN74ALS640B PPAARRAAMMEETTEERR TTEESSTT CCOONNDDIITTIIOONNSS UUNNIITT MIN TYP† MAX MIN TYP† MAX VIK VCC = 4.5 V, II = –18 mA –1.5 –1.5 V VCC = 4.5 V to 5.5 V, IOH = –0.4 mA VCC –2 VCC –2 IOH = –3 mA 2.4 3.2 2.4 3.2 VVOOHH VV VCC = 4.5 V IOH = –12 mA 2 IOH = –15 mA 2 IOL = 12 mA 0.25 0.4 0.25 0.4 VOL VCC = 4.5 V IOL = 24 mA 0.35 0.5 V IOL = 48 mA‡ 0.35 0.5 Control inputs VI = 7 V 0.1 0.1 IIII VVCCCC == 55.55 VV mmAA A or B ports VI = 5.5 V 0.1 0.1 Control inputs 20 20 IIIIHH A or B ports§ VVCCCC == 55.55 VV, VVII == 22.77 VV 20 20 mm AA Control inputs –0.1 –0.1 IIIILL A or B ports§ VVCCCC == 55.55 VV, VVII == 00.44 VV –0.1 –0.1 mmAA IO¶ VCC = 5.5 V, VO = 2.25 V –20 –112 –30 –112 mA Outputs high 19 50 19 45 ICC VCC = 5.5 V Outputs low 27 60 27 55 mA Outputs disabled 28 55 28 50 †All typical values are at VCC = 5 V, TA = 25°C. ‡Applies only to the -1 version and only if VCC is between 4.75 V and 5.25 V §For I/O ports, the parameters IIH and IIL include the off-state output current. ¶The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. switching characteristics (see Figure 1) VCC = 4.5 V to 5.5 V, CL = 50 pF, R1 = 500 W , FROM TO R2 = 500 W , PARAMETER UNIT (INPUT) (OUTPUT) TA = MIN to MAX# SN54ALS640B SN74ALS640B MIN MAX MIN MAX tPLH 2 14 2 11 AA oorr BB BB oorr AA nnss tPHL 2 13 2 10 tPZH 4 25 4 21 OOEE AA oorr BB nnss tPZL 5 27 5 24 tPHZ 2 12 2 10 OOEE AA oorr BB nnss tPLZ 3 20 3 15 #For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 3
SN54ALS640B, SN54AS640, SN74ALS640B, SN74AS640 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS122A – DECEMBER 1983 – REVISED JANUARY 1995 absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† Supply voltage, V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V CC Input voltage, V: All inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V I I/O ports . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V Operating free-air temperature range, T : SN54AS640 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –55°C to 125°C A SN74AS640 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C †Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. recommended operating conditions SN54AS640 SN74AS640 UUNNIITT MIN NOM MAX MIN NOM MAX VCC Supply voltage 4.5 5 5.5 4.5 5 5.5 V VIH High-level input voltage 2 2 V VIL Low-level input voltage 0.8 0.8 V IOH High-level output current –12 –15 mA IOL Low-level output current 48 64 mA TA Operating free-air temperature –55 125 0 70 °C electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) SN54AS640 SN74AS640 PPAARRAAMMEETTEERR TTEESSTT CCOONNDDIITTIIOONNSS UUNNIITT MIN TYP‡ MAX MIN TYP‡ MAX VIK VCC = 4.5 V, II = –18 mA –1.2 –1.2 V VCC = 4.5 V, IOH = –2 mA VCC –2 VCC = 4.5 V to 5.5 V, IOH = –2 mA VCC –2 VOH IOH = –3 mA 2.4 3.2 2.4 3.2 V VCC = 4.5 V IOH = –12 mA 2.4 IOH = –15 mA 2.4 IOL = 48 mA 0.3 0.55 VVOOLL VVCCCC == 44.55 VV VV IOL = 64 mA 0.35 0.55 Control inputs VI = 7 V 0.1 0.1 IIII VVCCCC == 55.55 VV mmAA A or B ports VI = 5.5 V 0.1 0.1 Control inputs 20 20 IIIIHH A or B ports§ VVCCCC == 55.55 VV, VVII == 22.77 VV 70 70 mm AA Control inputs –0.5 –0.5 IIIILL A or B ports§ VVCCCC == 55.55 VV, VVII == 00.44 VV –0.75 –0.75 mmAA IO¶ VCC = 5.5 V, VO = 2.25 V –50 –150 –50 –150 mA Outputs high 37 58 37 58 ICC VCC = 5.5 V Outputs low 78 123 78 123 mA Outputs disabled 51 80 51 80 ‡All typical values are at VCC = 5 V, TA = 25°C. §For I/O ports, the parameters IIH and IIL include the off-state output current. ¶The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. 4 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN54ALS640B, SN54AS640, SN74ALS640B, SN74AS640 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS122A – DECEMBER 1983 – REVISED JANUARY 1995 switching characteristics (see Figure 1) VCC = 4.5 V to 5.5 V, CL = 50 pF, R1 = 500 W , FROM TO R2 = 500 W , PARAMETER UNIT (INPUT) (OUTPUT) TA = MIN to MAX† SN54AS640 SN74AS640 MIN MAX MIN MAX tPLH 1 8 2 7 AA oorr BB BB oorr AA nnss tPHL 1 7 2 6 tPZH 2 10 2 8 OOEE AA oorr BB nnss tPZL 2 12 2 10 tPHZ 2 9 2 8 OOEE AA oorr BB nnss tPLZ 2 16 2 13 †For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 5
SN54ALS640B, SN54AS640, SN74ALS640B, SN74AS640 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SDAS122A – DECEMBER 1983 – REVISED JANUARY 1995 PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES 7 V VCC RL = R1 = R2 S1 RL R1 From Output Test From Output Test From Output Test Under Test Point Under Test Point Under Test Point (see NoteC AL) RL CL (see NoteC AL) R2 (see Note A) LOAD CIRCUIT FOR BI-STATE LOAD CIRCUIT LOAD CIRCUIT TOTEM-POLE OUTPUTS FOR OPEN-COLLECTOR OUTPUTS FOR 3-STATE OUTPUTS 3.5 V 3.5 V Timing High-Level Input 1.3 V Pulse 1.3 V 1.3 V 0.3 V 0.3 V tsu th tw 3.5 V 3.5 V Data Low-Level Input 1.3 V 1.3 V Pulse 1.3 V 1.3 V 0.3 V 0.3 V VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS SETUP AND HOLD TIMES PULSE DURATIONS 3.5 V Output Control 1.3 V 1.3 V (low-level enabling) 0.3 V 3.5 V tPZL Input 1.3 V 1.3 V tPLZ (cid:1)3.5 V 0.3 V Waveform 1 tPLH tPHL S1 Closed 1.3 V In-Phase VOH (see Note B) VOL Output 1.3 V 1.3 V tPHZ 0.3 V VOL tPZH tPLH VOH tPHL Waveform 2 Out-of-Phase VOH S1 Open 1.3 V 0.3 V Output 1.3 V 1.3 V (see Note B) (cid:1)0 V (see Note C) VOL VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS PROPAGATION DELAY TIMES NOTES: A. CL includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. When measuring propagation delay items of 3-state outputs, switch S1 is open. D. All input pulses have the following characteristics: PRR ≤ 1 MHz, tr = tf = 2 ns, duty cycle = 50%. E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms 6 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 PACKAGING INFORMATION Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) 5962-8872701RA ACTIVE CDIP J 20 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-8872701RA SNJ54ALS640BJ 5962-8955301RA ACTIVE CDIP J 20 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-8955301RA SNJ54AS640J SN54ALS640BJ ACTIVE CDIP J 20 1 TBD Call TI N / A for Pkg Type -55 to 125 SN54ALS640BJ SN74ALS640B-1DW ACTIVE SOIC DW 20 25 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B-1 & no Sb/Br) SN74ALS640B-1DWR ACTIVE SOIC DW 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B-1 & no Sb/Br) SN74ALS640B-1N ACTIVE PDIP N 20 20 Pb-Free NIPDAU N / A for Pkg Type 0 to 70 SN74ALS640B-1N (RoHS) SN74ALS640B-1NSR ACTIVE SO NS 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B-1 & no Sb/Br) SN74ALS640BDW ACTIVE SOIC DW 20 25 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B & no Sb/Br) SN74ALS640BDWE4 ACTIVE SOIC DW 20 25 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B & no Sb/Br) SN74ALS640BDWR ACTIVE SOIC DW 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B & no Sb/Br) SN74ALS640BDWRE4 ACTIVE SOIC DW 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B & no Sb/Br) SN74ALS640BN ACTIVE PDIP N 20 20 Pb-Free NIPDAU N / A for Pkg Type 0 to 70 SN74ALS640BN (RoHS) SN74ALS640BNSR ACTIVE SO NS 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B & no Sb/Br) SN74ALS640BNSRG4 ACTIVE SO NS 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 ALS640B & no Sb/Br) SN74AS640N ACTIVE PDIP N 20 20 Pb-Free NIPDAU N / A for Pkg Type 0 to 70 SN74AS640N (RoHS) SN74AS640NSR ACTIVE SO NS 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM 0 to 70 74AS640 & no Sb/Br) SNJ54ALS640BJ ACTIVE CDIP J 20 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-8872701RA SNJ54ALS640BJ Addendum-Page 1
PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) SNJ54AS640J ACTIVE CDIP J 20 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-8955301RA SNJ54AS640J (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF SN54ALS640B, SN54AS640, SN74ALS640B, SN74AS640 : •Catalog: SN74ALS640B, SN74AS640 Addendum-Page 2
PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 •Military: SN54ALS640B, SN54AS640 NOTE: Qualified Version Definitions: •Catalog - TI's standard catalog product •Military - QML certified for Military and Defense Applications Addendum-Page 3
PACKAGE MATERIALS INFORMATION www.ti.com 6-May-2017 TAPE AND REEL INFORMATION *Alldimensionsarenominal Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1 Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant (mm) W1(mm) SN74ALS640B-1DWR SOIC DW 20 2000 330.0 24.4 10.8 13.3 2.7 12.0 24.0 Q1 SN74ALS640B-1NSR SO NS 20 2000 330.0 24.4 8.4 13.0 2.5 12.0 24.0 Q1 SN74ALS640BDWR SOIC DW 20 2000 330.0 24.4 10.8 13.3 2.7 12.0 24.0 Q1 SN74ALS640BNSR SO NS 20 2000 330.0 24.4 8.4 13.0 2.5 12.0 24.0 Q1 SN74AS640NSR SO NS 20 2000 330.0 24.4 8.4 13.0 2.5 12.0 24.0 Q1 PackMaterials-Page1
PACKAGE MATERIALS INFORMATION www.ti.com 6-May-2017 *Alldimensionsarenominal Device PackageType PackageDrawing Pins SPQ Length(mm) Width(mm) Height(mm) SN74ALS640B-1DWR SOIC DW 20 2000 367.0 367.0 45.0 SN74ALS640B-1NSR SO NS 20 2000 367.0 367.0 45.0 SN74ALS640BDWR SOIC DW 20 2000 367.0 367.0 45.0 SN74ALS640BNSR SO NS 20 2000 367.0 367.0 45.0 SN74AS640NSR SO NS 20 2000 367.0 367.0 45.0 PackMaterials-Page2
None
PACKAGE OUTLINE DW0020A SOIC - 2.65 mm max height SCALE 1.200 SOIC C 10.63 SEATING PLANE TYP 9.97 A PIN 1 ID 0.1 C AREA 18X 1.27 20 1 13.0 2X 12.6 11.43 NOTE 3 10 11 0.51 20X 7.6 0.31 2.65 MAX B 7.4 0.25 C A B NOTE 4 0.33 TYP 0.10 0.25 SEE DETAIL A GAGE PLANE 0.3 1.27 0 - 8 0.1 0.40 DETAIL A TYPICAL 4220724/A 05/2016 NOTES: 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. 5. Reference JEDEC registration MS-013. www.ti.com
EXAMPLE BOARD LAYOUT DW0020A SOIC - 2.65 mm max height SOIC 20X (2) SYMM 1 20 20X (0.6) 18X (1.27) SYMM (R0.05) TYP 10 11 (9.3) LAND PATTERN EXAMPLE SCALE:6X SOOPLEDNEINRG MASK METAL MSOELTDAEL RU NMDAESRK SOOPLEDNEINRG MASK 0.07 MAX 0.07 MIN ALL AROUND ALL AROUND NON SOLDER MASK SOLDER MASK DEFINED DEFINED SOLDER MASK DETAILS 4220724/A 05/2016 NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. www.ti.com
EXAMPLE STENCIL DESIGN DW0020A SOIC - 2.65 mm max height SOIC 20X (2) SYMM 1 20 20X (0.6) 18X (1.27) SYMM 10 11 (9.3) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE:6X 4220724/A 05/2016 NOTES: (continued) 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 9. Board assembly site may have different recommendations for stencil design. www.ti.com
None
None
IMPORTANTNOTICEANDDISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated