ICGOO在线商城 > 分立半导体产品 > 晶体管 - FET,MOSFET - 单 > SI7336ADP-T1-GE3
数量阶梯 | 香港交货 | 国内含税 |
+xxxx | $xxxx | ¥xxxx |
查看当月历史价格
查看今年历史价格
SI7336ADP-T1-GE3产品简介:
ICGOO电子元器件商城为您提供SI7336ADP-T1-GE3由Vishay设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 SI7336ADP-T1-GE3价格参考¥9.45-¥10.41。VishaySI7336ADP-T1-GE3封装/规格:晶体管 - FET,MOSFET - 单, N-Channel 30V 30A (Ta) 5.4W (Ta) Surface Mount PowerPAK® SO-8。您可以下载SI7336ADP-T1-GE3参考资料、Datasheet数据手册功能说明书,资料中有SI7336ADP-T1-GE3 详细功能的应用电路图电压和使用方法及教程。
参数 | 数值 |
产品目录 | |
ChannelMode | Enhancement |
描述 | MOSFET N-CH 30V 30A PPAK SO-8MOSFET 30V 30A 5.4W 3.0mohm @ 10V |
产品分类 | FET - 单分离式半导体 |
FET功能 | 逻辑电平门 |
FET类型 | MOSFET N 通道,金属氧化物 |
Id-ContinuousDrainCurrent | 30 A |
Id-连续漏极电流 | 30 A |
品牌 | Vishay / SiliconixVishay Siliconix |
产品手册 | http://www.vishay.com/doc?73152 |
产品图片 | |
rohs | RoHS 合规性豁免无铅 / 符合限制有害物质指令(RoHS)规范要求 |
产品系列 | 晶体管,MOSFET,Vishay / Siliconix SI7336ADP-T1-GE3TrenchFET® |
数据手册 | |
产品型号 | SI7336ADP-T1-GE3SI7336ADP-T1-GE3 |
Pd-PowerDissipation | 5.4 W |
Pd-功率耗散 | 5.4 W |
RdsOn-Drain-SourceResistance | 3 mOhms |
RdsOn-漏源导通电阻 | 3 mOhms |
Vds-Drain-SourceBreakdownVoltage | 30 V |
Vds-漏源极击穿电压 | 30 V |
Vgs-Gate-SourceBreakdownVoltage | +/- 20 V |
Vgs-栅源极击穿电压 | 20 V |
上升时间 | 16 ns |
下降时间 | 32 ns |
不同Id时的Vgs(th)(最大值) | 3V @ 250µA |
不同Vds时的输入电容(Ciss) | 5600pF @ 15V |
不同Vgs时的栅极电荷(Qg) | 50nC @ 4.5V |
不同 Id、Vgs时的 RdsOn(最大值) | 3 毫欧 @ 25A,10V |
产品种类 | MOSFET |
供应商器件封装 | PowerPAK® SO-8 |
其它名称 | SI7336ADP-T1-GE3CT |
典型关闭延迟时间 | 90 ns |
功率-最大值 | 5.4W |
包装 | 剪切带 (CT) |
商标 | Vishay / Siliconix |
安装类型 | 表面贴装 |
安装风格 | SMD/SMT |
导通电阻 | 3 mOhms |
封装 | Reel |
封装/外壳 | PowerPAK® SO-8 |
封装/箱体 | PowerPAK SO-8 |
工厂包装数量 | 3000 |
晶体管极性 | N-Channel |
最大工作温度 | + 150 C |
最小工作温度 | - 55 C |
标准包装 | 1 |
汲极/源极击穿电压 | 30 V |
漏极连续电流 | 30 A |
漏源极电压(Vdss) | 30V |
电流-连续漏极(Id)(25°C时) | 30A (Ta) |
通道模式 | Enhancement |
配置 | Single |
零件号别名 | SI7336ADP-GE3 |
Si7336ADP Vishay Siliconix N-Channel 30-V (D-S) MOSFET FEATURES PRODUCT SUMMARY • Halogen-free available VDS (V) RDS(on) (Ω) ID (A) Qg (Typ.) (cid:129) Ultra-Low On-Resistance Using High RoHS 30 0.0030 at VGS = 10 V 30 36 Density TrenchFET® Gen II Power COMPLIANT 0.0040 at VGS = 4.5 V 27 MOSFET Technology (cid:129) Q Optimized g (cid:129) New Low Thermal Resistance PowerPAK® Package with Low 1.07 mm Profile (cid:129) 100 % R Tested g (cid:129) 100 % UIS Tested PowerPA K SO-8 APPLICATIONS (cid:129) Low-Side DC/DC Conversion - Notebook 6.15 mm S 5.15 mm - Server 1 S 2 - Workstation S 3 G 4 D D 8 D 7 D 6 5 D G Bottom V i e w S Ordering Information:Si7336ADP-T1-E3 (Lead (Pb)-free) Si7336ADP-T1-GE3 (Lead (Pb)-free and Halogen-free) N-Channel MOSFET ABSOLUTE MAXIMUM RATINGS T = 25 °C, unless otherwise noted A Parameter Symbol Limits Unit Drain-Source Voltage VDS 30 V Gate-Source Voltage VGS ± 20 Continuous Drain Current (TJ = 150 °C)a TTAA == 2750 °°CC ID 3205 Pulsed Drain Current (10 µs Pulse Width) IDM 70 A Continuous Source Current (Diode Conduction)a IS 4.5 Avalanche Current L = 0.1 mH IAS 50 Maximum Power Dissipationa TTAA == 2750 °°CC PD 53..44 W Operating Junction and Storage Temperature Range TJ, Tstg - 55 to 150 °C Soldering Recommendations (Peak Temperature)b, c 260 THERMAL RESISTANCE RATINGS Parameter Symbol Typical Maximum Unit t ≤ 10 s 18 23 Maximum Junction-to-Ambienta RthJA Steady State 50 65 °C/W Maximum Junction-to-Case (Drain) Steady State RthJC 1.0 1.5 Notes: a.Surface Mounted on 1" x 1" FR4 board. b.See Solder Profile ( http://www.vishay.com/ppg?73257). The PowerPAK SO-8 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection. c. Rework Conditions: manual soldering with a soldering iron is not recommended for leadless components. Document Number: 73152 www.vishay.com S-80440-Rev. F, 03-Mar-08 1
Si7336ADP Vishay Siliconix MOSFET SPECIFICATIONS T = 25 °C, unless otherwise noted J Parameter Symbol Test Conditions Min. Typ. Max. Unit Static Gate Threshold Voltage VGS(th) VDS = VGS, ID = 250 µA 1.0 3.0 V Gate-Body Leakage IGSS VDS = 0 V, VGS = ± 20 V ± 100 nA VDS = 30 V, VGS = 0 V 1 Zero Gate Voltage Drain Current IDSS µA VDS = 30 V, VGS = 0 V, TJ = 55 °C 5 On-State Drain Currenta ID(on) VDS ≥ 5 V, VGS = 10 V 30 A VGS = 10 V, ID = 25 A 0.0024 0.0030 Drain-Source On-State Resistancea RDS(on) Ω VGS = 4.5 V, ID = 19 A 0.0031 0.0040 Forward Transconductancea gfs VDS = 15 V, ID = 25 A 110 S Diode Forward Voltagea VSD IS = 2.9 A, VGS = 0 V 0.72 1.1 V Dynamicb Input Capacitance Ciss 5600 Output Capacitance Coss VDS = 15 V, VGS = 0 V, f = 1 MHz 860 pF Reverse Transfer Capacitance Crss 415 Total Gate Charge Qg 36 50 Gate-Source Charge Qgs VDS = 15 V, VGS = 4.5 V, ID = 20 A 18 nC Gate-Drain Charge Qgd 10 Gate Resistance Rg 0.6 1.3 2.0 Ω Turn-On Delay Time td(on) 24 35 Rise Time tr VDD = 15 V, RL = 15 Ω 16 25 Turn-Off Delay Time td(off) ID ≅ 1.0 A, VGEN = 10 V, RG = 6 Ω 90 140 ns Fall Time tf 32 50 Source-Drain Reverse Recovery Time trr IF = 2.9 A, di/dt = 100 A/µs 45 70 Notes: a. Pulse test; pulse width ≤ 300 µs, duty cycle ≤ 2 %. b. Guaranteed by design, not subject to production testing. Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. TYPICAL CHARACTERISTICS 25°C, unless otherwise noted 60 60 VGS = 10 thru 4 V 50 50 Current (A) 3400 Current (A) 3400 Drain Drain - 20 - 20 D D I I T C = 125 °C 10 10 25 °C 3 V - 55 °C 0 0 0 2 4 6 8 10 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 VDS - Drain-to-Source Voltage (V) VGS - Gate-to-Source Voltage (V) Output Characteristics Transfer Characteristics www.vishay.com Document Number: 73152 2 S-80440-Rev. F, 03-Mar-08
Si7336ADP Vishay Siliconix TYPICAL CHARACTERISTICS 25°C, unless otherwise noted 0.005 7000 6000 Ciss 0.004 )Ω ce ( VGS = 4.5 V F) 5000 n p On-Resista 0.003 VGS = 10 V pacitance ( 34000000 - S(on) 0.002 C - Ca 2000 D R 0.001 Coss 1000 Crss 0.000 0 0 10 20 30 40 50 0 6 12 18 24 30 ID - Drain Current (A) VDS - Drain-to-Source Voltage (V) On-Resistance vs. Drain Current Capacitance 6 1.6 Source Voltage (V) 345 VIDD =S 2=0 1 A5 V On-Resistance malized) 11..24 VIDG =S =2 51 0A V Gate-to- 2 - DS(on)(Nor 1.0 - R S G 0.8 V 1 0 0.6 0 5 10 15 20 25 30 35 40 45 - 50 - 25 0 25 50 75 100 125 150 Qg - Total Gate Charge (nC) TJ - Junction Temperature (°C) On-Resistance vs. Junction Temperature Gate Charge 50 0.015 0.012 )Ω urrent (A) 10 T J = 150 °C sistance ( 0.009 ID = 25 A C e ce n-R - Sour 1 T J = 25 °C - Oon) 0.006 IS DS( R 0.003 0.1 0.000 0.00 0.2 0.4 0.6 0.8 1.0 1.2 0 2 4 6 8 10 VSD - Source-to-Drain Voltage (V) VGS - Gate-to-Source Voltage (V) Source-Drain Diode Forward Voltage On-Resistance vs. Gate-to-Source Voltage Document Number: 73152 www.vishay.com S-80440-Rev. F, 03-Mar-08 3
Si7336ADP Vishay Siliconix TYPICAL CHARACTERISTICS 25°C, unless otherwise noted 0.4 200 0.2 ID = 250 µA 160 V) 0.0 e ( nc - 0.2 W) 120 V aria wer ( S(th) - 0.4 Po 80 V G - 0.6 40 - 0.8 - 1.0 0 - 50 - 25 0 2 5 5 0 7 5 100 125 150 0.001 0.01 0.1 1 10 TJ - Temperature (°C) Time (s) Threshold Voltage Single Pulse Power 100 Limited by RDS(on)* 1 ms 10 10 ms 1 100 ms 1 s 10 s 0.1 TC = 25 °C DC Single Pulse 0.01 0.01 0.1 1 10 100 VDS - Drain-to-Source Voltage (V) * V GS > minimum VGS at which RDS(on )is specified Safe Operating Area, Junction-to-Case 2 1 nt Duty Cycle = 0.5 e e T ransiedance 0.2 ctivmp Notes: ed Ef feermal I 0.1 0.1 P DM malizTh 0.05 t 1 Nor 0.02 1. Duty Cyclet, 2 D = t 1 t 2 2. Per Unit Base = R th J A = 50 °C/W Single Pulse 3. T JM - TA = PDMZthJA(t) 4. Surface Mounted 0.01 10- 4 10- 3 10- 2 10- 1 1 1 0 100 600 Square Wave Pulse Duration (s) Normalized Thermal Transient Impedance, Junction-to-Ambient www.vishay.com Document Number: 73152 4 S-80440-Rev. F, 03-Mar-08
Si7336ADP Vishay Siliconix TYPICAL CHARACTERISTICS 25°C, unless otherwise noted 2 1 nt Duty Cycle = 0.5 e e T ransiedance 0.2 ctivmp 0.1 ed Ef feermal I 0.1 zh aliT Single Pulse m or N 0.05 0.02 0.01 10- 4 10- 3 10- 2 10- 1 1 10 Square Wave Pulse Duration (s) Normalized Thermal Transient Impedance, Junction-to-Case Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?73152. Document Number: 73152 www.vishay.com S-80440-Rev. F, 03-Mar-08 5
Package Information www.vishay.com Vishay Siliconix PowerPAK® SO-8, (Single/Dual) H L E2 K W E4 θ D4 1 M 1 Z 2 2 e 2D1D D2 D D5 3 3 4 4b θ L1 E3 θ θ A1 Backside View of Single Pad H E2 K L A E4 c 2 4 E1 Detail Z D 1 E D3 (2x) D1 2 D2 K1 D5 3 D2 4b Notes 1.Inch will govern. 2 Dimensions exclusive of mold gate burrs. E3 3.Dimensions exclusive of mold flash and cutting burrs. Backside View of Dual Pad MILLIMETERS INCHES DIM. MIN. NOM. MAX. MIN. NOM. MAX. A 0.97 1.04 1.12 0.038 0.041 0.044 A1 - 0.05 0 - 0.002 b 0.33 0.41 0.51 0.013 0.016 0.020 c 0.23 0.28 0.33 0.009 0.011 0.013 D 5.05 5.15 5.26 0.199 0.203 0.207 D1 4.80 4.90 5.00 0.189 0.193 0.197 D2 3.56 3.76 3.91 0.140 0.148 0.154 D3 1.32 1.50 1.68 0.052 0.059 0.066 D4 0.57 typ. 0.0225 typ. D5 3.98 typ. 0.157 typ. E 6.05 6.15 6.25 0.238 0.242 0.246 E1 5.79 5.89 5.99 0.228 0.232 0.236 E2 3.48 3.66 3.84 0.137 0.144 0.151 E3 3.68 3.78 3.91 0.145 0.149 0.154 E4 0.75 typ. 0.030 typ. e 1.27 BSC 0.050 BSC K 1.27 typ. 0.050 typ. K1 0.56 - - 0.022 - - H 0.51 0.61 0.71 0.020 0.024 0.028 L 0.51 0.61 0.71 0.020 0.024 0.028 L1 0.06 0.13 0.20 0.002 0.005 0.008 0° - 12° 0° - 12° W 0.15 0.25 0.36 0.006 0.010 0.014 M 0.125 typ. 0.005 typ. ECN: S17-0173-Rev. L, 13-Feb-17 DWG: 5881 Revison: 13-Feb-17 1 Document Number: 71655 THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc?91000
VISHAY SILICONIX www.vishay.com Power MOSFETs Application Note AN821 PowerPAK® SO-8 Mounting and Thermal Considerations by Wharton McDaniel PowerPAK SO-8 SINGLE MOUNTING MOSFETs for switching applications are now available with The PowerPAK single is simple to use. The pin arrangement die on resistances around 1 m and with the capability to (drain, source, gate pins) and the pin dimensions are the handle 85 A. While these die capabilities represent a major same as standard SO-8 devices (see figure 2). Therefore, the advance over what was available just a few years ago, it is PowerPAK connection pads match directly to those of the important for power MOSFET packaging technology to keep SO-8. The only difference is the extended drain connection pace. It should be obvious that degradation of a high area. To take immediate advantage of the PowerPAK SO-8 performance die by the package is undesirable. PowerPAK single devices, they can be mounted to existing SO-8 land is a new package technology that addresses these issues. patterns. In this application note, PowerPAK’s construction is described. Following this mounting information is presented including land patterns and soldering profiles for maximum reliability. Finally, thermal and electrical performance is discussed. THE PowerPAK PACKAGE The PowerPAK package was developed around the SO-8 package (figure 1). The PowerPAK SO-8 utilizes the same footprint and the same pin-outs as the standard SO-8. This Standard SO-8 PowerPAK SO-8 allows PowerPAK to be substituted directly for a standard SO-8 package. Being a leadless package, PowerPAK SO-8 Fig. 2 utilizes the entire SO-8 footprint, freeing space normally occupied by the leads, and thus allowing it to hold a larger The minimum land pattern recommended to take full die than a standard SO-8. In fact, this larger die is slightly advantage of the PowerPAK thermal performance see larger than a full sized DPAK die. The bottom of the die Application Note 826, Recommended Minimum Pad attach pad is exposed for the purpose of providing a direct, Patterns With Outline Drawing Access for Vishay Siliconix low resistance thermal path to the substrate the device is MOSFETs. Click on the PowerPAK SO-8 single in the index mounted on. Finally, the package height is lower than the of this document. standard SO-8, making it an excellent choice for applications with space constraints. In this figure, the drain land pattern is given to make full contact to the drain pad on the PowerPAK package. This land pattern can be extended to the left, right, and top of the drawn pattern. This extension will serve to increase the heat dissipation by decreasing the thermal resistance A from the foot of the PowerPAK to the PC board and P therefore to the ambient. Note that increasing the drain land P area beyond a certain point will yield little decrease L in foot-to-board and foot-to-ambient thermal resistance. I Under specific conditions of board configuration, copperC weight and layer stack, experiments have found thatA more than about 0.25 in2 to 0.5 in2 of additional copperT (in addition to the drain land) will yield little improvement inI O thermal performance. N N Fig. 1 PowerPAK 1212 Devices O T Revision: 16-Mai-13 1 Document Number: 71622 E For technical questions, contact: powermosfettechsupport@vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc?91000
Application Note AN821 www.vishay.com Vishay Siliconix PowerPAK® SO-8 Mounting and Thermal Considerations PowerPAK SO-8 DUAL For the lead (Pb)-free solder profile, see www.vishay.com/doc?73257. The pin arrangement (drain, source, gate pins) and the pin dimensions of the PowerPAK SO-8 dual are the same as standard SO-8 dual devices. Therefore, the PowerPAK device connection pads match directly to those of the SO-8. As in the single-channel package, the only exception is the extended drain connection area. Manufacturers can likewise take immediate advantage of the PowerPAK SO-8 dual devices by mounting them to existing SO-8 dual land patterns. To take the advantage of the dual PowerPAK SO-8’s thermal performance, the minimum recommended land pattern can be found in Application Note 826, Recommended Minimum Pad Patterns With Outline Drawing Access for Vishay Siliconix MOSFETs. Click on the PowerPAK 1212-8 dual in the index of this document. The gap between the two drain pads is 24 mils. This matches the spacing of the two drain pads on the Fig. 3 Solder Reflow Temperature Profile PowerPAK SO-8 dual package. REFLOW SOLDERING Ramp-Up Rate + 3 °C /s max. Temperature at 150 - 200 °C 120 s max. Vishay Siliconix surface-mount packages meet solder reflow reliability requirements. Devices are subjected to solder Temperature Above 217 °C 60 - 150 s reflow as a test preconditioning and are then Maximum Temperature 255 + 5/- 0 °C reliability-tested using temperature cycle, bias humidity, Time at Maximum 30 s HAST, or pressure pot. The solder reflow temperature profile Temperature used, and the temperatures and time duration, are shown in Ramp-Down Rate + 6 °C/s max. figures 3 and 4. 30 s 260 °C 3 °C(max) 6 °C /s (max.) 217 °C 150 - 200 °C 150 s (max.) 60 s (min.) Reflow Zone E Pre-Heating Zone T O N Maximum peak temperature at 240 °C is allowed. N O I T Fig. 4 Solder Reflow Temperatures and Time Durations A C I L P PRevision: 16-Mai-13 2 Do cument Number: 71622 A For technical questions, contact: powermosfettechsupport@vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc?91000
Application Note AN821 www.vishay.com Vishay Siliconix PowerPAK® SO-8 Mounting and Thermal Considerations THERMAL PERFORMANCE Introduction Because of the presence of the trough, this result suggests A basic measure of a device’s thermal performance a minimum performance improvement of 10 °C/W by using is the junction-to-case thermal resistance, R , or the a PowerPAK SO-8 in a standard SO-8 PC board mount. thJC junction-to-foot thermal resistance, R This parameter is The only concern when mounting a PowerPAK on a thJF measured for the device mounted to an infinite heat sink and standard SO-8 pad pattern is that there should be no traces is therefore a characterization of the device only, in other running between the body of the MOSFET. Where the words, independent of the properties of the object to which standard SO-8 body is spaced away from the pc board, the device is mounted. Table 1 shows a comparison of allowing traces to run underneath, the PowerPAK sits the DPAK, PowerPAK SO-8, and standard SO-8. The directly on the pc board. PowerPAK has thermal performance equivalent to the Thermal Performance - Spreading Copper DPAK, while having an order of magnitude better thermal Designers may add additional copper, spreading copper, to performance over the SO-8. the drain pad to aid in conducting heat from a device. It is TABLE 1 - DPAK AND POWERPAK SO-8 helpful to have some information about the thermal EQUIVALENT STEADY STATE performance for a given area of spreading copper. PERFORMANCE Figure 6 shows the thermal resistance of a PowerPAK SO-8 device mounted on a 2-in. 2-in., four-layer FR-4 PC board. PowerPAK Standard DPAK The two internal layers and the backside layer are solid SO-8 SO-8 copper. The internal layers were chosen as solid copper to Thermal 1.2 °C/W 1 °C/W 16 °C/W model the large power and ground planes common in many Resistance R thJC applications. The top layer was cut back to a smaller area and at each step junction-to-ambient thermal resistance Thermal Performance on Standard SO-8 Pad Pattern measurements were taken. The results indicate that an area Because of the common footprint, a PowerPAK SO-8 above 0.3 to 0.4 square inches of spreading copper gives no can be mounted on an existing standard SO-8 pad pattern. additional thermal performance improvement. A The question then arises as to the thermal performance subsequent experiment was run where the copper on the of the PowerPAK device under these conditions. A back-side was reduced, first to 50 % in stripes to mimic characterization was made comparing a standard SO-8 and circuit traces, and then totally removed. No significant effect a PowerPAK device on a board with a trough cut out was observed. underneath the PowerPAK drain pad. This configuration restricted the heat flow to the SO-8 land pads. The results are shown in figure 5. (0 %R, t5h 0v s%. ,S 1p0re0a %di nBga Ccko pCpoeprper) 56 Si4874DY vs. Si7446DP PPAK on a 4-Layer Board SO-8 Pattern, Trough Under Drain 60 )s 51 tta 50 w/C )s ( e ttaw 40 cna 46 E /( eC Si4874DY depm T cn 30 I O adep Si7446DP 41 100 % m 0 % N I 20 50 % N 10 36 O 0.00 0.25 0.50 0.75 1.00 1.25 1.50 1.75 2.00 I Spreading Copper (sq in) T 0 A 0.0001 0.01 1 100 10000 Fig. 6 Spreading Copper Junction-to-Ambient Performance C Pulse Duration (sec) I Fig. 5 PowerPAK SO-8 and Standard SO-0 Land Pad Thermal L Path P PRevision: 16-Mai-13 3 Do cument Number: 71622 A For technical questions, contact: powermosfettechsupport@vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc?91000
Application Note AN821 www.vishay.com Vishay Siliconix PowerPAK® SO-8 Mounting and Thermal Considerations SYSTEM AND ELECTRICAL IMPACT OF Suppose each device is dissipating 2.7 W. Using the PowerPAK SO-8 junction-to-foot thermal resistance characteristics of the PowerPAK SO-8 and the standard SO-8, the die In any design, one must take into account the change in temperature is determined to be 107 °C for the PowerPAK MOSFET R with temperature (figure 7). DS(on) (and for DPAK) and 148 °C for the standard SO-8. This is a 2 °C rise above the board temperature for the PowerPAK On-Resistance vs. Junction Temperature and a 43 °C rise for the standard SO-8. Referring to figure 7, 1.8 a 2 °C difference has minimal effect on R whereas a DS(on) )dezilam 1.6 VID G =S 2=3 1 0 A V M43in °iCm idziifnfegr tehnec teh hearms aal sriisgen iafibcoavnet ethffee cbto oanrd R tDeSm(opn)e. rature by roN using PowerPAK has not only eased the thermal design but ( ) 1.4 it has allowed the device to run cooler, keep rDS(on) low, and ( e permits the device to handle more current than the same c na 1.2 MOSFET die in the standard SO-8 package. ts is e R CONCLUSIONS -n 1.0 O - PowerPAK SO-8 has been shown to have the same thermal )n 0.8 performance as the DPAK package while having the same o (S footprint as the standard SO-8 package. The PowerPAK D R SO-8 can hold larger die approximately equal in size to the 0.6 -50 -25 0 25 50 75 100 125 150 maximum that the DPAK can accommodate implying no sacrifice in performance because of package limitations. TJ - Junction Temperature (°C) Recommended PowerPAK SO-8 land patterns are provided Fig. 7 MOSFET R vs. Temperature to aid in PC board layout for designs using this new DS(on) A MOSFET generates internal heat due to the current package. passing through the channel. This self-heating raises the Thermal considerations have indicated that significant junction temperature of the device above that of the PC advantages can be gained by using PowerPAK SO-8 board to which it is mounted, causing increased power devices in designs where the PC board was laid out for dissipation in the device. A major source of this problem lies the standard SO-8. Applications experimental data gave in the large values of the junction-to-foot thermal resistance thermal performance data showing minimum and of the SO-8 package. typical thermal performance in a SO-8 environment, plus PowerPAK SO-8 minimizes the junction-to-board thermal information on the optimum thermal performance resistance to where the MOSFET die temperature is very obtainable including spreading copper. This further close to the temperature of the PC board. Consider two emphasized the DPAK equivalency. devices mounted on a PC board heated to 105 °C by other PowerPAK SO-8 therefore has the desired small size components on the board (figure 8). characteristics of the SO-8 combined with the attractive thermal characteristics of the DPAK package. PowerPAK SO-8 Standard SO-8 107 °C 148 °C E T O N 0.8 °C/W 16 C/W N PC Board at 105 °C O I T A C I L Fig. 8 Temperature of Devices on a PC Board P PRevision: 16-Mai-13 4 Do cument Number: 71622 A For technical questions, contact: powermosfettechsupport@vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc?91000
Application Note 826 Vishay Siliconix RECOMMENDED MINIMUM PADS FOR PowerPAK® SO-8 Single 0.260 (6.61) 0.150 (3.81) 0.024 (0.61) (00..06266) 0.154 (3.91) 0.174 (4.42) 0.050 (1.27) 0.050 0.032 0.040 (1.27) (0.82) (1.02) Recommended Minimum Pads Dimensions in Inches/(mm) Return to Index Return to Index A P P L I C A T I O N N O T E Document Number: 72599 www.vishay.com Revision: 21-Jan-08 15
Legal Disclaimer Notice www.vishay.com Vishay Disclaimer ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, “Vishay”), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay’s knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer’s responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer’s technical experts. Product specifications do not expand or otherwise modify Vishay’s terms and conditions of purchase, including but not limited to the warranty expressed therein. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners. © 2017 VISHAY INTERTECHNOLOGY, INC. ALL RIGHTS RESERVED Revision: 08-Feb-17 1 Document Number: 91000
Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: V ishay: SI7336ADP-T1-GE3 SI7336ADP-T1-E3