图片仅供参考

详细数据请看参考数据手册

Datasheet下载
  • 型号: CD74HCT11M
  • 制造商: Texas Instruments
  • 库位|库存: xxxx|xxxx
  • 要求:
数量阶梯 香港交货 国内含税
+xxxx $xxxx ¥xxxx

查看当月历史价格

查看今年历史价格

CD74HCT11M产品简介:

ICGOO电子元器件商城为您提供CD74HCT11M由Texas Instruments设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 CD74HCT11M价格参考。Texas InstrumentsCD74HCT11M封装/规格:逻辑 - 栅极和逆变器, AND Gate IC 3 Channel 14-SOIC。您可以下载CD74HCT11M参考资料、Datasheet数据手册功能说明书,资料中有CD74HCT11M 详细功能的应用电路图电压和使用方法及教程。

产品参数 图文手册 常见问题
参数 数值
产品目录

集成电路 (IC)半导体

描述

IC GATE AND 3CH 3-INP 14-SOIC逻辑门 Hi-Speed CMOS Logic 3 3-Input AND Gate

产品分类

逻辑 - 栅极和逆变器

品牌

Texas Instruments

产品手册

点击此处下载产品Datasheet

产品图片

rohs

符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求

产品系列

逻辑集成电路,逻辑门,Texas Instruments CD74HCT11M74HCT

数据手册

点击此处下载产品Datasheet

产品型号

CD74HCT11M

不同V、最大CL时的最大传播延迟

28ns @ 4.5V,50pF

产品

AND

产品种类

逻辑门

传播延迟时间

35 ns

低电平输出电流

4 mA

供应商器件封装

14-SOIC

其它名称

296-33128-5
CD74HCT11M-ND
CD74HCT11ME4
CD74HCT11ME4-ND

包装

管件

单位重量

129.400 mg

商标

Texas Instruments

安装类型

表面贴装

安装风格

SMD/SMT

封装

Tube

封装/外壳

14-SOIC(0.154",3.90mm 宽)

封装/箱体

SOIC-14

工作温度

-55°C ~ 125°C

工作温度范围

- 55 C to + 125 C

工厂包装数量

50

最大工作温度

+ 125 C

最小工作温度

- 55 C

栅极数量

3 Gate

标准包装

50

特性

-

电压-电源

4.5 V ~ 5.5 V

电流-输出高,低

4mA,4mA

电流-静态(最大值)

2µA

电源电压-最大

5.5 V

电源电压-最小

4.5 V

电路数

3

系列

CD74HCT11

输入/输出线数量

3 / 1

输入数

3

输入线路数量

3

输出电流

20 mA

输出线路数量

1

逻辑电平-低

0.8V

逻辑电平-高

2V

逻辑类型

与门

逻辑系列

HCT

高电平输出电流

- 4 mA

CD74HCT11M 相关产品

74LCX86MTR

品牌:STMicroelectronics

价格:

SN74LVC2G38DCURE4

品牌:Texas Instruments

价格:

74V2G08STR

品牌:STMicroelectronics

价格:

SN74AHCT1G14DBVR

品牌:Texas Instruments

价格:¥0.34-¥0.69

SN74LVC1G08DBVRE4

品牌:Texas Instruments

价格:

HEF4011UBP,652

品牌:NXP USA Inc.

价格:

74ALVC32D,112

品牌:Nexperia USA Inc.

价格:

SN74LVC32APWRE4

品牌:Texas Instruments

价格:

PDF Datasheet 数据手册内容提取

CD54HC11, CD74HC11, CD54HCT11, CD74HCT11 Data sheet acquired from Harris Semiconductor SCHS273E High-Speed CMOS Logic August 1997 - Revised September 2003 Triple 3-Input AND Gate Features Description • Buffered Inputs The’HC11and’HCT11logicgatesutilizesilicongateCMOS technology to achieve operating speeds similar to LSTTL [ /Title • Typical Propagation Delay: 8ns at VCC = 5V, gates with the low power consumption of standard CMOS (CD54 CL = 15pF, TA = 25oC integrated circuits. All devices have the ability to drive 10 HCT11 • Fanout (Over Temperature Range) LSTTL loads. The HCT logic family is functionally pin compatible with the standard LS logic family. , - Standard Outputs. . . . . . . . . . . . . . .10 LSTTL Loads CD74 - Bus Driver Outputs . . . . . . . . . . . . .15 LSTTL Loads Ordering Information HC11, • Wide Operating Temperature Range . . .-55oC to 125oC CD74 TEMP. RANGE • Balanced Propagation Delay and Transition Times PART NUMBER (oC) PACKAGE HCT11 • Significant Power Reduction Compared to LSTTL ) CD54HC11F3A -55 to 125 14 Ld CERDIP Logic ICs /Sub- CD54HCT11F3A -55 to 125 14 Ld CERDIP • HC Types ject - 2V to 6V Operation CD74HC11E -55 to 125 14 Ld PDIP (High - High Noise Immunity: NIL = 30%, NIH = 30% of VCC CD74HC11M -55 to 125 14 Ld SOIC at VCC = 5V CD74HC11MT -55 to 125 14 Ld SOIC • HCT Types - 4.5V to 5.5V Operation CD74HC11M96 -55 to 125 14 Ld SOIC - Direct LSTTL Input Logic Compatibility, CD74HCT11E -55 to 125 14 Ld PDIP VIL= 0.8V (Max), VIH = 2V (Min) - CMOS Input Compatibility, Il≤1µA at VOL, VOH CD74HCT11M -55 to 125 14 Ld SOIC CD74HCT11MT -55 to 125 14 Ld SOIC CD74HCT11M96 -55 to 125 14 Ld SOIC NOTE: Whenordering,usetheentirepartnumber.Thesuffix96 denotestapeandreel.ThesuffixTdenotesasmall-quantityreel of 250. Pinout CD54HC11, CD54HCT11 (CERDIP) CD74HC11, CD74HCT11 (PDIP, SOIC) TOP VIEW 1A 1 14 VCC 1B 2 13 1C 2A 3 12 1Y 2B 4 11 3C 2C 5 10 3B 2Y 6 9 3A GND 7 8 3Y CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. Copyright © 2003, Texas Instruments Incorporated 1

CD54HC11, CD74HC11, CD54HCT11, CD74HCT11 Functional Diagram 1 14 1A VCC 2 13 1B 1C 3 12 2A 1Y 4 11 2B 3C 5 10 2C 3B 6 9 2Y 3A 7 8 GND 3Y TRUTH TABLE INPUTS OUTPUT nA nB nC nY L L L L L L H L L H L L L H H L H L L L H L H L H H L L H H H H Logic Symbol nA nB nY nC 2

CD54HC11, CD74HC11, CD54HCT11, CD74HCT11 Absolute Maximum Ratings Thermal Information DC Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to 7V Thermal Resistance (Typical, Note 1) θJA (oC/W) DC Input Diode Current, IIK E (PDIP) Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .80 For VI < -0.5V or VI > VCC + 0.5V. . . . . . . . . . . . . . . . . . . . . .±20mA M (SOIC) Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 DC Output Diode Current, IOK Maximum Junction Temperature (Hermetic Package or Die) . . .175oC For VO < -0.5V or VO > VCC + 0.5V . . . . . . . . . . . . . . . . . . . .±20mA Maximum Junction Temperature (Plastic Package) . . . . . . . .150oC DC Output Source or Sink Current per Output Pin, IO Maximum Storage Temperature Range . . . . . . . . . .-65oC to 150oC For VO > -0.5V or VO < VCC + 0.5V . . . . . . . . . . . . . . . . . . . .±25mA Maximum Lead Temperature (Soldering 10s). . . . . . . . . . . . .300oC DC VCC or Ground Current, ICC orIGND. . . . . . . . . . . . . . . . . .±50mA (SOIC - Lead Tips Only) Operating Conditions Temperature Range (TA) . . . . . . . . . . . . . . . . . . . . .-55oC to 125oC Supply Voltage Range, VCC HC Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2V to 6V HCT Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4.5V to 5.5V DC Input or Output Voltage, VI, VO . . . . . . . . . . . . . . . . . 0V to VCC Input Rise and Fall Time 2V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1000ns (Max) 4.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500ns (Max) 6V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 400ns (Max) CAUTION:Stressesabovethoselistedin“AbsoluteMaximumRatings”maycausepermanentdamagetothedevice.Thisisastressonlyratingandoperation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE: 1. The package thermal impedance is calculated in accordance with JESD 51-7. DC Electrical Specifications TEST CONDITIONS 25oC -40oC TO 85oC -55oC TO 125oC PARAMETER SYMBOL VI(V) IO(mA) VCC (V) MIN TYP MAX MIN MAX MIN MAX UNITS HC TYPES High Level Input VIH - - 2 1.5 - - 1.5 - 1.5 - V Voltage 4.5 3.15 - - 3.15 - 3.15 - V 6 4.2 - - 4.2 - 4.2 - V Low Level Input VIL - - 2 - - 0.5 - 0.5 - 0.5 V Voltage 4.5 - - 1.35 - 1.35 - 1.35 V 6 - - 1.8 - 1.8 - 1.8 V High Level Output VOH VIH or -0.02 2 1.9 - - 1.9 - 1.9 - V Voltage VIL -0.02 4.5 4.4 - - 4.4 - 4.4 - V CMOS Loads -0.02 6 5.9 - - 5.9 - 5.9 - V High Level Output - - - - - - - - - V Voltage -4 4.5 3.98 - - 3.84 - 3.7 - V TTL Loads -5.2 6 5.48 - - 5.34 - 5.2 - V Low Level Output VOL VIH or 0.02 2 - - 0.1 - 0.1 - 0.1 V Voltage VIL 0.02 4.5 - - 0.1 - 0.1 - 0.1 V 0.02 6 - - 0.1 - 0.1 - 0.1 V Low Level Output - - - - - - - - - V Voltage 4 4.5 - - 0.26 - 0.33 - 0.4 V TTL Loads 5.2 6 - - 0.26 - 0.33 - 0.4 V Input Leakage II VCC or - 6 - - ±0.1 - ±1 - ±1 µA Current GND 3

CD54HC11, CD74HC11, CD54HCT11, CD74HCT11 DC Electrical Specifications (Continued) TEST CONDITIONS 25oC -40oC TO 85oC -55oC TO 125oC PARAMETER SYMBOL VI(V) IO(mA) VCC (V) MIN TYP MAX MIN MAX MIN MAX UNITS Quiescent Device ICC VCC or 0 6 - - 2 - 20 - 40 µA Current GND HCT TYPES High Level Input VIH - - 4.5 to 2 - - 2 - 2 - V Voltage 5.5 Low Level Input VIL - - 4.5 to - - 0.8 - 0.8 - 0.8 V Voltage 5.5 High Level Output VOH VIH or -0.02 4.5 4.4 - - 4.4 - 4.4 - V Voltage CMOS Loads VIL High Level Output -4 4.5 3.98 - - 3.84 - 3.7 - V Voltage TTL Loads Low Level Output VOL VIH or 0.02 4.5 - - 0.1 - 0.1 - 0.1 V Voltage VIL CMOS Loads Low Level Output 4 4.5 - - 0.26 - 0.33 - 0.4 V Voltage TTL Loads Input Leakage II VCC - 5.5 - ±0.1 - ±1 - ±1 µA Current and GND Quiescent Device ICC VCC or - 5.5 - - 2 - 20 - 40 µA Current GND Additional Quiescent ∆ICC VCC - 4.5 to - 100 360 - 450 - 490 µA Device Current Per (Note 2) - 2.1 5.5 Input Pin: 1 Unit Load NOTE: 2. For dual-supply systems theoretical worst case (VI = 2.4V, VCC = 5.5V) specification is 1.8mA. HCT Input Loading Table INPUT UNIT LOADS All 0.5 NOTE: Unit Load is∆ICClimit specified in DC Electrical Specifications table, e.g. 360µA max at 25oC. Switching SpecificationsInput tr, tf = 6ns 25oC -40oC TO 85oC -55oCTO125oC TEST VCC PARAMETER SYMBOL CONDITIONS (V) MIN TYP MAX MIN MAX MIN MAX UNITS HC TYPES Propagation Delay, tPLH, tPHL CL= 50pF 2 - - 100 - 125 - 150 ns Input to Output (Figure 1) 4.5 - - 20 - 25 - 30 ns 6 - - 17 - 21 - 26 ns PropagationDelay,DataInputto tPLH, tPHL CL= 15pF 5 - 8 - - - - - ns Output Y 4

CD54HC11, CD74HC11, CD54HCT11, CD74HCT11 Switching SpecificationsInput tr, tf = 6ns (Continued) 25oC -40oC TO 85oC -55oCTO125oC TEST VCC PARAMETER SYMBOL CONDITIONS (V) MIN TYP MAX MIN MAX MIN MAX UNITS Transition Times (Figure 1) tTLH, tTHL CL= 50pF 2 - - 75 - 95 - 110 ns 4.5 - - 15 - 19 - 22 ns 6 - - 13 - 16 - 19 ns Input Capacitance CI CL= 50pF - - - 10 - 10 - 10 pF Power Dissipation Capacitance CPD CL= 15pF 5 - 26 - - - - - pF (Notes 3, 4) HCT TYPES Propagation Delay, Input to tPLH, tPHL CL= 50pF 4.5 - - 28 - 35 - 42 ns Output (Figure 2) PropagationDelay,DataInputto tPLH, tPHL CL= 15pF 5 - 11 - - - - - ns Output Y Transition Times (Figure 2) tTLH, tTHL CL= 50pF 4.5 - - 15 - 19 - 22 ns Input Capacitance CI CL= 50pF - - - 10 - 10 - 10 pF Power Dissipation Capacitance CPD - 5 - 28 - - - - - pF (Notes 3, 4) NOTES: 3. CPD is used to determine the dynamic power consumption, per gate. 4. PD = VCC2 fi (CPD + CL) where fi = input frequency, CL = output load capacitance, VCC = supply voltage. Test Circuits and Waveforms tr = 6ns tf = 6ns tr = 6ns tf = 6ns 90% VCC 2.7V 3V INPUT 50% INPUT 1.3V 10% GND 0.3V GND tTHL tTLH tTHL tTLH 90% 90% 50% 1.3V INVERTING INVERTING 10% 10% OUTPUT OUTPUT tPHL tPLH tPHL tPLH FIGURE1. HCTRANSITIONTIMESANDPROPAGATION FIGURE2. HCTTRANSITIONTIMESANDPROPAGATION DELAY TIMES, COMBINATION LOGIC DELAY TIMES, COMBINATION LOGIC 5

PACKAGE OPTION ADDENDUM www.ti.com 24-Aug-2018 PACKAGING INFORMATION Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) 5962-8970901CA ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 5962-8970901CA CD54HCT11F3A CD54HC11F ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 CD54HC11F CD54HC11F3A ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 8404801CA CD54HC11F3A CD54HCT11F ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 CD54HCT11F CD54HCT11F3A ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 5962-8970901CA CD54HCT11F3A CD74HC11E ACTIVE PDIP N 14 25 Green (RoHS CU NIPDAU N / A for Pkg Type -55 to 125 CD74HC11E & no Sb/Br) CD74HC11EE4 ACTIVE PDIP N 14 25 Green (RoHS CU NIPDAU N / A for Pkg Type -55 to 125 CD74HC11E & no Sb/Br) CD74HC11M ACTIVE SOIC D 14 50 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC11M & no Sb/Br) CD74HC11M96 ACTIVE SOIC D 14 2500 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC11M & no Sb/Br) CD74HC11MT ACTIVE SOIC D 14 250 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 HC11M & no Sb/Br) CD74HCT11E ACTIVE PDIP N 14 25 Green (RoHS CU NIPDAU N / A for Pkg Type -55 to 125 CD74HCT11E & no Sb/Br) CD74HCT11M ACTIVE SOIC D 14 50 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 HCT11M & no Sb/Br) CD74HCT11M96 ACTIVE SOIC D 14 2500 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 HCT11M & no Sb/Br) CD74HCT11M96E4 ACTIVE SOIC D 14 2500 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 HCT11M & no Sb/Br) CD74HCT11MT ACTIVE SOIC D 14 250 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 HCT11M & no Sb/Br) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. Addendum-Page 1

PACKAGE OPTION ADDENDUM www.ti.com 24-Aug-2018 OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF CD54HC11, CD54HCT11, CD74HC11, CD74HCT11 : •Catalog: CD74HC11, CD74HCT11 •Military: CD54HC11, CD54HCT11 NOTE: Qualified Version Definitions: •Catalog - TI's standard catalog product •Military - QML certified for Military and Defense Applications Addendum-Page 2

PACKAGE MATERIALS INFORMATION www.ti.com 8-Nov-2018 TAPE AND REEL INFORMATION *Alldimensionsarenominal Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1 Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant (mm) W1(mm) CD74HC11M96 SOIC D 14 2500 330.0 16.4 6.5 9.0 2.1 8.0 16.0 Q1 CD74HC11MT SOIC D 14 250 330.0 16.4 6.5 9.0 2.1 8.0 16.0 Q1 CD74HCT11M96 SOIC D 14 2500 330.0 16.4 6.5 9.0 2.1 8.0 16.0 Q1 CD74HCT11MT SOIC D 14 250 330.0 16.4 6.5 9.0 2.1 8.0 16.0 Q1 PackMaterials-Page1

PACKAGE MATERIALS INFORMATION www.ti.com 8-Nov-2018 *Alldimensionsarenominal Device PackageType PackageDrawing Pins SPQ Length(mm) Width(mm) Height(mm) CD74HC11M96 SOIC D 14 2500 367.0 367.0 38.0 CD74HC11MT SOIC D 14 250 210.0 185.0 35.0 CD74HCT11M96 SOIC D 14 2500 367.0 367.0 38.0 CD74HCT11MT SOIC D 14 250 210.0 185.0 35.0 PackMaterials-Page2

None

PACKAGE OUTLINE J0014A CDIP - 5.08 mm max height SCALE 0.900 CERAMIC DUAL IN LINE PACKAGE PIN 1 ID A 4X .005 MIN (OPTIONAL) [0.13] .015-.060 TYP [0.38-1.52] 1 14 12X .100 [2.54] 14X .014-.026 14X .045-.065 [0.36-0.66] [1.15-1.65] .010 [0.25] C A B .754-.785 [19.15-19.94] 7 8 B .245-.283 .2 MAX TYP .13 MIN TYP [6.22-7.19] [5.08] [3.3] SEATING PLANE C .308-.314 [7.83-7.97] AT GAGE PLANE .015 GAGE PLANE [0.38] 0 -15 14X .008-.014 TYP [0.2-0.36] 4214771/A 05/2017 NOTES: 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This package is hermitically sealed with a ceramic lid using glass frit. 4. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. 5. Falls within MIL-STD-1835 and GDIP1-T14. www.ti.com

EXAMPLE BOARD LAYOUT J0014A CDIP - 5.08 mm max height CERAMIC DUAL IN LINE PACKAGE (.300 ) TYP [7.62] SEE DETAIL B SEE DETAIL A 1 14 12X (.100 ) [2.54] SYMM 14X ( .039) [1] 7 8 SYMM LAND PATTERN EXAMPLE NON-SOLDER MASK DEFINED SCALE: 5X .002 MAX (.063) [0.05] [1.6] METAL ALL AROUND ( .063) SOLDER MASK [1.6] OPENING METAL .002 MAX SOLDER MASK (R.002 ) TYP [0.05] OPENING [0.05] ALL AROUND DETAIL A DETAIL B SCALE: 15X 13X, SCALE: 15X 4214771/A 05/2017 www.ti.com

None

None

None

IMPORTANTNOTICEANDDISCLAIMER TIPROVIDESTECHNICALANDRELIABILITYDATA(INCLUDINGDATASHEETS),DESIGNRESOURCES(INCLUDINGREFERENCE DESIGNS),APPLICATIONOROTHERDESIGNADVICE,WEBTOOLS,SAFETYINFORMATION,ANDOTHERRESOURCES“ASIS” ANDWITHALLFAULTS,ANDDISCLAIMSALLWARRANTIES,EXPRESSANDIMPLIED,INCLUDINGWITHOUTLIMITATIONANY IMPLIEDWARRANTIESOFMERCHANTABILITY,FITNESSFORAPARTICULARPURPOSEORNON-INFRINGEMENTOFTHIRD PARTYINTELLECTUALPROPERTYRIGHTS. TheseresourcesareintendedforskilleddevelopersdesigningwithTIproducts.Youaresolelyresponsiblefor(1)selectingtheappropriate TIproductsforyourapplication,(2)designing,validatingandtestingyourapplication,and(3)ensuringyourapplicationmeetsapplicable standards,andanyothersafety,security,orotherrequirements.Theseresourcesaresubjecttochangewithoutnotice.TIgrantsyou permissiontousetheseresourcesonlyfordevelopmentofanapplicationthatusestheTIproductsdescribedintheresource.Other reproductionanddisplayoftheseresourcesisprohibited.NolicenseisgrantedtoanyotherTIintellectualpropertyrightortoanythird partyintellectualpropertyright.TIdisclaimsresponsibilityfor,andyouwillfullyindemnifyTIanditsrepresentativesagainst,anyclaims, damages,costs,losses,andliabilitiesarisingoutofyouruseoftheseresources. TI’sproductsareprovidedsubjecttoTI’sTermsofSale(www.ti.com/legal/termsofsale.html)orotherapplicabletermsavailableeitheron ti.comorprovidedinconjunctionwithsuchTIproducts.TI’sprovisionoftheseresourcesdoesnotexpandorotherwisealterTI’sapplicable warrantiesorwarrantydisclaimersforTIproducts. MailingAddress:TexasInstruments,PostOfficeBox655303,Dallas,Texas75265 Copyright©2018,TexasInstrumentsIncorporated