ICGOO在线商城 > 集成电路(IC) > 逻辑 - 栅极和逆变器 > CD74ACT02E
数量阶梯 | 香港交货 | 国内含税 |
+xxxx | $xxxx | ¥xxxx |
查看当月历史价格
查看今年历史价格
CD74ACT02E产品简介:
ICGOO电子元器件商城为您提供CD74ACT02E由Texas Instruments设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 CD74ACT02E价格参考¥1.50-¥1.88。Texas InstrumentsCD74ACT02E封装/规格:逻辑 - 栅极和逆变器, NOR Gate IC 4 Channel 14-PDIP。您可以下载CD74ACT02E参考资料、Datasheet数据手册功能说明书,资料中有CD74ACT02E 详细功能的应用电路图电压和使用方法及教程。
参数 | 数值 |
产品目录 | 集成电路 (IC)半导体 |
描述 | IC GATE NOR 4CH 2-INP 14-DIP逻辑门 Quad 2 Input |
产品分类 | |
品牌 | Texas Instruments |
产品手册 | |
产品图片 | |
rohs | 符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求 |
产品系列 | 逻辑集成电路,逻辑门,Texas Instruments CD74ACT02E74ACT |
数据手册 | |
产品型号 | CD74ACT02E |
PCN设计/规格 | |
不同V、最大CL时的最大传播延迟 | 12.2ns @ 5V,50pF |
产品 | NOR |
产品种类 | 逻辑门 |
传播延迟时间 | 11.1 ns |
低电平输出电流 | 24 mA |
供应商器件封装 | 14-PDIP |
其它名称 | 296-32977-5 |
包装 | 管件 |
单位重量 | 1 g |
商标 | Texas Instruments |
安装类型 | 通孔 |
安装风格 | Through Hole |
封装 | Tube |
封装/外壳 | 14-DIP(0.300",7.62mm) |
封装/箱体 | PDIP-14 |
工作温度 | -55°C ~ 125°C |
工作温度范围 | - 55 C to + 125 C |
工厂包装数量 | 25 |
最大工作温度 | + 125 C |
最小工作温度 | - 55 C |
栅极数量 | 4 Gate |
标准包装 | 25 |
特性 | - |
电压-电源 | 4.5 V ~ 5.5 V |
电流-输出高,低 | 24mA,24mA |
电流-静态(最大值) | 4µA |
电源电压-最大 | 5.5 V |
电源电压-最小 | 4.5 V |
电路数 | 4 |
系列 | CD74ACT02 |
输入/输出线数量 | 2 / 1 |
输入数 | 2 |
输入线路数量 | 2 |
输出线路数量 | 1 |
逻辑电平-低 | 0.8V |
逻辑电平-高 | 2V |
逻辑类型 | 或非门 |
逻辑系列 | ACT |
高电平输出电流 | - 24 mA |
CD54ACT02, CD74ACT02 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCHS309B – JANUARY 2001 – REVISED MAY 2002 (cid:0) Inputs Are TTL-Voltage Compatible CD54ACT02...F PACKAGE (cid:0) CD74ACT02...E OR M PACKAGE Speed of Bipolar F, AS, and S, With (TOP VIEW) Significantly Reduced Power Consumption (cid:0) Balanced Propagation Delays 1Y 1 14 VCC (cid:0) ±24-mA Output Drive Current 1A 2 13 4Y – Fanout to 15 F Devices 1B 3 12 4B (cid:0) SCR-Latchup-Resistant CMOS Process and 2Y 4 11 4A Circuit Design 2A 5 10 3Y (cid:0) 2B 6 9 3B Exceeds 2-kV ESD Protection Per GND 7 8 3A MIL-STD-883, Method 3015 description The ’ACT02 devices contain four independent 2-input NOR gates that perform the Boolean function Y = A (cid:1) B or Y = A + B in positive logic. ORDERING INFORMATION ORDERABLE TOP-SIDE TA PACKAGE† PART NUMBER MARKING PDIP – E Tube CD74ACT02E CD74ACT02E Tube CD74ACT02M –5555°°CC ttoo 112255°°CC SSOOIICC – MM AACCTT0022MM Tape and reel CD74ACT02M96 CDIP – F Tube CD54ACT02F3A CD54ACT02F3A †Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. FUNCTION TABLE (each gate) INPUTS OUTPUT A B Y H X L X H L L L H logic diagram (positive logic) 2 8 1A 1 3A 10 3 1Y 9 3Y 1B 3B 5 11 2A 4 4A 13 6 2Y 12 4Y 2B 4B Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of TexasInstruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Copyright 2002, Texas Instruments Incorporated Products conform to specifications per the terms of Texas Instruments On products compliant to MIL-PRF-38535, all parameters are tested standard warranty. Production processing does not necessarily include unless otherwise noted. On all other products, production testing of all parameters. processing does not necessarily include testing of all parameters. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 1
CD54ACT02, CD74ACT02 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCHS309B – JANUARY 2001 – REVISED MAY 2002 absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† Supply voltage range, V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 6 V CC Input clamp current, IIK (VI < 0 or VI > VCC) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±20 mA Output clamp current, I (V < 0 or V > V ) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±50 mA OK O O CC Continuous output current, I (V = 0 to V ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±50 mA O O CC Continuous current through V or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±100 mA CC Package thermal impedance, θ (see Note 2): E package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80°C/W JA M package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86°C/W Storage temperature range, T . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C stg †Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. recommended operating conditions (see Note 3) –40°C TO –55°C TO TA = 25°C 85°C 125°C UNIT MIN MAX MIN MAX MIN MAX VCC Supply voltage 4.5 5.5 4.5 5.5 4.5 5.5 V VIH High-level input voltage 2 2 2 V VIL Low-level input voltage 0.8 0.8 0.8 V VI Input voltage 0 VCC 0 VCC 0 VCC V VO Output voltage 0 VCC 0 VCC 0 VCC V IOH High-level output current –24 –24 –24 mA IOL Low-level output current 24 24 24 mA ∆t/∆v Input transition rise or fall rate 10 10 10 ns/V NOTE 3: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) –40°C TO –55°C TO PARAMETER TEST CONDITIONS VCCCC TA = 25°C 85°C 125°C UNIT MIN MAX MIN MAX MIN MAX IOH = –50 µA 4.5 V 4.4 4.4 4.4 IOH = –24 mA 4.5 V 3.94 3.8 3.7 VVOOHH VVII == VVIIHH oorr VVIILL IOH = –50 mA‡ 5.5 V 3.85 VV IOH = –75 mA‡ 5.5 V 3.85 IOL = 50 µA 4.5 V 0.1 0.1 0.1 IOL = 24 mA 4.5 V 0.36 0.44 0.5 VVOOLL VVII == VVIIHH oorr VVIILL IOL = 50 mA‡ 5.5 V 1.65 VV IOL = 75 mA‡ 5.5 V 1.65 II VI = VCC or GND 5.5 V ±0.1 ±1 ±1 µA ICC VI = VCC or GND, IO = 0 5.5 V 4 40 80 µA ∆ICC VI = VCC – 2.1 V 4.5 V to 5.5 V 2.4 2.8 3 mA Ci 10 10 10 pF ‡Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C. 2 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
CD54ACT02, CD74ACT02 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCHS309B – JANUARY 2001 – REVISED MAY 2002 ACT INPUT LOAD TABLE INPUT UNIT LOAD A or B 0.32 Unit load is ∆ICC limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C). switching characteristics over recommended operating free-air temperature range, V = 5 V ± 0.5 V, C = 50 pF (unless otherwise noted) (see Figure 1) CC L –40°C TO –55°C TO PARAMETER FROM TO 85°C 125°C UNIT ((IINNPPUUTT)) ((OOUUTTPPUUTT)) MIN MAX MIN MAX tPLH 3.1 11.1 3.1 12.2 AA oorr BB YY nnss tPHL 3.1 11.1 3.1 12.2 operating characteristics, V = 5 V, T = 25°C CC A PARAMETER TYP UNIT Cpd Power dissipation capacitance 55 pF POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 3
CD54ACT02, CD74ACT02 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCHS309B – JANUARY 2001 – REVISED MAY 2002 PARAMETER MEASUREMENT INFORMATION 2 × VCC TEST S1 S1 From Output R1 = 500 Ω Open tPLH/tPHL Open Under Test GND tPLZ/tPZL 2 × VCC CL = 50 pF tPHZ/tPZH GND (see Note A) R2 = 500 Ω tw 3 V Input 1.5 V 1.5 V LOAD CIRCUIT 0 V VOLTAGE WAVEFORMS PULSE DURATION 3 V 3 V Reference 1.5 V CLR Input Input 1.5 V 0 V 0 V tsu th trec 3 V 3 V IDnpautat 1.5 V 90% 90% 1.5 V CLK 1.5 V 10% 10% 0 V 0 V tr tf VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS RECOVERY TIME SETUP AND HOLD AND INPUT RISE AND FALL TIMES 3 V Input 1.5 V 1.5 V Output 3 V 1.5 V 1.5 V 0 V Control 0 V tPLH tPHL In-Phase VOH Output tPZL tPLZ Output 50% 90% 90% 50% VCC Waveform 1 ≈VCC 10% 10% VOL S1 at 2 × VCC 20% VCC 20% VCC tr tf (see Note B) VOL tPHL tPLH VOH tPZH tPHZ Out-ofO-Puhtapsuet 90% 501%0% VCC 105%0% 90% VOL WaveOfourtmpu 2t 80% VCC 80% VCCVOH S1 at GND tf tr ≈0 V (see Note B) VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES OUTPUT ENABLE AND DISABLE TIMES NOTES: A. CL includes probe and test-fixture capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, ZO = 50 Ω, tr = 3 ns, tf = 3 ns. Phase relationships between waveforms are arbitrary. D. For clock inputs, fmax is measured with the input duty cycle at 50%. E. The outputs are measured one at a time with one input transition per measurement. F. tPLH and tPHL are the same as tpd. G. tPZL and tPZH are the same as ten. H. tPLZ and tPHZ are the same as tdis. Figure 1. Load Circuit and Voltage Waveforms 4 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 PACKAGING INFORMATION Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) CD54ACT02F3A ACTIVE CDIP J 14 1 TBD Call TI N / A for Pkg Type -55 to 125 CD54ACT02F3A CD74ACT02E ACTIVE PDIP N 14 25 Green (RoHS NIPDAU N / A for Pkg Type -55 to 125 CD74ACT02E & no Sb/Br) CD74ACT02EE4 ACTIVE PDIP N 14 25 Green (RoHS NIPDAU N / A for Pkg Type -55 to 125 CD74ACT02E & no Sb/Br) CD74ACT02M ACTIVE SOIC D 14 50 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 ACT02M & no Sb/Br) CD74ACT02M96 ACTIVE SOIC D 14 2500 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 ACT02M & no Sb/Br) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Addendum-Page 1
PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF CD54ACT02, CD74ACT02 : •Catalog: CD74ACT02 •Military: CD54ACT02 NOTE: Qualified Version Definitions: •Catalog - TI's standard catalog product •Military - QML certified for Military and Defense Applications Addendum-Page 2
PACKAGE MATERIALS INFORMATION www.ti.com 26-Jan-2013 TAPE AND REEL INFORMATION *Alldimensionsarenominal Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1 Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant (mm) W1(mm) CD74ACT02M96 SOIC D 14 2500 330.0 16.4 6.5 9.0 2.1 8.0 16.0 Q1 PackMaterials-Page1
PACKAGE MATERIALS INFORMATION www.ti.com 26-Jan-2013 *Alldimensionsarenominal Device PackageType PackageDrawing Pins SPQ Length(mm) Width(mm) Height(mm) CD74ACT02M96 SOIC D 14 2500 367.0 367.0 38.0 PackMaterials-Page2
None
PACKAGE OUTLINE J0014A CDIP - 5.08 mm max height SCALE 0.900 CERAMIC DUAL IN LINE PACKAGE PIN 1 ID A 4X .005 MIN (OPTIONAL) [0.13] .015-.060 TYP [0.38-1.52] 1 14 12X .100 [2.54] 14X .014-.026 14X .045-.065 [0.36-0.66] [1.15-1.65] .010 [0.25] C A B .754-.785 [19.15-19.94] 7 8 B .245-.283 .2 MAX TYP .13 MIN TYP [6.22-7.19] [5.08] [3.3] SEATING PLANE C .308-.314 [7.83-7.97] AT GAGE PLANE .015 GAGE PLANE [0.38] 0 -15 14X .008-.014 TYP [0.2-0.36] 4214771/A 05/2017 NOTES: 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This package is hermitically sealed with a ceramic lid using glass frit. 4. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. 5. Falls within MIL-STD-1835 and GDIP1-T14. www.ti.com
EXAMPLE BOARD LAYOUT J0014A CDIP - 5.08 mm max height CERAMIC DUAL IN LINE PACKAGE (.300 ) TYP [7.62] SEE DETAIL B SEE DETAIL A 1 14 12X (.100 ) [2.54] SYMM 14X ( .039) [1] 7 8 SYMM LAND PATTERN EXAMPLE NON-SOLDER MASK DEFINED SCALE: 5X .002 MAX (.063) [0.05] [1.6] METAL ALL AROUND ( .063) SOLDER MASK [1.6] OPENING METAL .002 MAX SOLDER MASK (R.002 ) TYP [0.05] OPENING [0.05] ALL AROUND DETAIL A DETAIL B SCALE: 15X 13X, SCALE: 15X 4214771/A 05/2017 www.ti.com
None
None
None
IMPORTANTNOTICEANDDISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated