ICGOO在线商城 > 集成电路(IC) > 线性 - 放大器 - 仪表,运算放大器,缓冲器放大器 > AD600JRZ
数量阶梯 | 香港交货 | 国内含税 |
+xxxx | $xxxx | ¥xxxx |
查看当月历史价格
查看今年历史价格
AD600JRZ产品简介:
ICGOO电子元器件商城为您提供AD600JRZ由Analog设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 AD600JRZ价格参考¥53.51-¥53.51。AnalogAD600JRZ封装/规格:线性 - 放大器 - 仪表,运算放大器,缓冲器放大器, 可变增益 放大器 2 电路 16-SOIC。您可以下载AD600JRZ参考资料、Datasheet数据手册功能说明书,资料中有AD600JRZ 详细功能的应用电路图电压和使用方法及教程。
参数 | 数值 |
-3db带宽 | 35MHz |
产品目录 | 集成电路 (IC)半导体 |
描述 | IC OPAMP VGA 35MHZ 16SOIC差分放大器 DUAL VARIABLE GAIN AMP IC |
产品分类 | Linear - Amplifiers - Instrumentation, OP Amps, Buffer Amps集成电路 - IC |
品牌 | Analog Devices Inc |
产品手册 | |
产品图片 | |
rohs | 符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求 |
产品系列 | 放大器 IC,差分放大器,Analog Devices AD600JRZX-AMP® |
数据手册 | |
产品型号 | AD600JRZ |
产品培训模块 | http://www.digikey.cn/PTM/IndividualPTM.page?site=cn&lang=zhs&ptm=30008http://www.digikey.cn/PTM/IndividualPTM.page?site=cn&lang=zhs&ptm=26202 |
产品种类 | 差分放大器 |
供应商器件封装 | 16-SOIC |
共模抑制比—最小值 | 30 dB |
包装 | 管件 |
单电源电压 | 9.5 V to 10.5 V |
压摆率 | 275 V/µs |
商标 | Analog Devices |
增益带宽积 | - |
安装类型 | 表面贴装 |
安装风格 | SMD/SMT |
封装 | Tube |
封装/外壳 | 16-SOIC(0.295",7.50mm 宽) |
封装/箱体 | SOIC-16 |
工作温度 | 0°C ~ 70°C |
工作电源电压 | 5 V |
工厂包装数量 | 47 |
带宽 | 35 MHz |
放大器类型 | 可变增益 |
最大功率耗散 | 600 mW |
最大双重电源电压 | +/- 5.25 V |
最大工作温度 | + 70 C |
最大输入电阻 | 102 Ohms |
最小工作温度 | 0 C |
标准包装 | 1 |
电压-电源,单/双 (±) | ±4.75 V ~ 5.25 V |
电压-输入失调 | - |
电流-电源 | 11mA |
电流-输入偏置 | 350nA |
电流-输出/通道 | 50mA |
电源电流 | 11 mA |
电路数 | 2 |
系列 | AD600 |
视频文件 | http://www.digikey.cn/classic/video.aspx?PlayerID=1364138032001&width=640&height=505&videoID=2245193153001http://www.digikey.cn/classic/video.aspx?PlayerID=1364138032001&width=640&height=505&videoID=2245193159001 |
转换速度 | 275 V/us |
输出类型 | - |
通道数量 | 2 Channel |
Dual, Low Noise, Wideband Variable Gain Amplifiers AD600/AD602 FEATURES FUNCTIONAL BLOCK DIAGRAM 2 channels with independent gain control GAT1 Linear in dB gain response SCALING PRECISIONPASSIVE GATING 2 gain ranges REFERENCE INPUTATTENUATOR INTERFACE AD600: 0 dB to 40 dB C1HI AD602: –10 dB to +30 dB VG A1OP C1LO Accurate absolute gain: ±0.3 dB GAINCONTROL A1CM Low input noise: 1.4 nV/√Hz INTERFACE RF2 Low distortion: −60 dBc THD at ±1 V output 2.24kΩ(AD600) 0dB –12.04dB –22.08dB –36.12dB 694Ω(AD602) High bandwidth: dc to 35 MHz (−3 dB) –6.02dB –18.06dB –30.1dB –42.14dB RF1 Stable group delay: ±2 ns A1HI 20Ω Low power: 125 mW (maximum) per amplifier FIXED-GAIN A1LO AMPLIFIER SDirgivnea lh gigahti nspge feudn cAtDioCns f or each amplifier 500Ω R-2RLADDERNETWORK 62.5Ω 4311..0077ddBB((AADD660002)) 00538-001 Figure 1. Functional Block Diagram of a Single Channel of the AD600/AD602 MIL-STD-883-compliant and DESC versions available The gain-control interfaces are fully differential, providing an APPLICATIONS input resistance of ~15 MΩ and a scale factor of 32 dB/V (that Ultrasound and sonar time-gain controls is, 31.25 mV/dB) defined by an internal voltage reference. The High performance audio and RF AGC systems response time of this interface is less than 1 μs. Each channel Signal measurement also has an independent gating facility that optionally blocks GENERAL DESCRIPTION signal transmission and sets the dc output level to within a few millivolts of the output ground. The gating control input is The AD600/AD6021 dual-channel, low noise, variable gain TTL- and CMOS-compatible. amplifiers are optimized for use in ultrasound imaging systems but are applicable to any application requiring precise gain, low The maximum gain of the AD600 is 41.07 dB, and the maximum noise and distortion, and wide bandwidth. Each independent gain of the AD602 is 31.07 dB; the −3 dB bandwidth of both channel provides a gain of 0 dB to +40 dB in the AD600 and models is nominally 35 MHz, essentially independent of the −10 dB to +30 dB in the AD602. The lower gain of the AD602 gain. The SNR for a 1 V rms output and a 1 MHz noise results in an improved signal-to-noise ratio (SNR) at the output. bandwidth is typically 76 dB for the AD600 and 86 dB for the However, both products have the same 1.4 nV/√Hz input noise AD602. The amplitude response is flat within ±0.5 dB from spectral density. The decibel gain is directly proportional to the 100 kHz to 10 MHz; over this frequency range, the group delay control voltage, accurately calibrated, and supply and temper- varies by less than ±2 ns at all gain settings. ature stable. Each amplifier channel can drive 100 Ω load impedances with To achieve the difficult performance objectives, a proprietary low distortion. For example, the peak specified output is ±2.5 V circuit form, the X-AMP®, was developed. Each channel of the minimum into a 500 Ω load or ±1 V into a 100 Ω load. For a X-AMP comprises a variable attenuator of 0 dB to −42.14 dB 200 Ω load in shunt with 5 pF, the total harmonic distortion for followed by a high speed fixed gain amplifier. In this way, the a ±1 V sinusoidal output at 10 MHz is typically −60 dBc. amplifier never has to cope with large inputs and can benefit The AD600J/AD602J are specified for operation from 0°C to 70°C from the use of negative feedback to precisely define the gain and are available in 16-lead PDIP (N) and 16-lead SOIC packages. and dynamics. The attenuator is realized as a 7-stage R-2R The AD600A/AD602A are specified for operation from −40°C to ladder network having an input resistance of 100 Ω, laser +85°C and are available in 16-lead CERDIP (Q) and 16-lead SOIC trimmed to ±2%. The attenuation between tap points is 6.02 dB; packages. The AD600S/AD602S are specified for operation from the gain-control circuit provides continuous interpolation between −55°C to +125°C, are available in a 16-lead CERDIP (Q) package, these taps. The resulting control function is linear in dB. and are MIL-STD-883-compliant. The AD600S/AD602S are also available under DESC SMD 5962-94572. 1 Patented. Rev. F Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Tel: 781.329.4700 www.analog.com Trademarks and registered trademarks are the property of their respective owners. Fax: 781.461.3113 ©2008 Analog Devices, Inc. All rights reserved.
AD600/AD602 TABLE OF CONTENTS Features .............................................................................................. 1 Applications Information .............................................................. 15 Applications ....................................................................................... 1 Time-Gain Control (TGC) and Time-Variable General Description ......................................................................... 1 Gain (TVG) ................................................................................. 15 Functional Block Diagram .............................................................. 1 Increasing Output Drive ............................................................ 15 Revision History ............................................................................... 2 Driving Capacitive Loads .......................................................... 15 Specifications ..................................................................................... 3 Realizing Other Gain Ranges ................................................... 16 Absolute Maximum Ratings ............................................................ 5 Ultralow Noise VCA .................................................................. 16 ESD Caution .................................................................................. 5 Low Noise, 6 dB Preamplifier ................................................... 16 Pin Configuration and Function Descriptions ............................. 6 Low Noise AGC Amplifier with 80 dB Gain Range .............. 17 Typical Performance Characteristics ............................................. 7 Wide Range, RMS-Linear dB Measurement System (2 MHz AGC Amplifier with RMS Detector) ........................ 19 Theory of Operation ...................................................................... 10 100 dB to 120 dB RMS Responding Constant Bandwidth Noise Performance ..................................................................... 10 AGC Systems with High Accuracy Decibel Outputs ............ 21 Gain-Control Interface .............................................................. 11 100 dB RMS/AGC System with Minimal Gain Error Signal-Gating Inputs .................................................................. 11 (Parallel Gain with Offset) ........................................................ 22 Common-Mode Rejection ........................................................ 11 120 dB RMS/AGC System with Optimal SNR Achieving 80 dB Gain Range .................................................... 11 (Sequential Gain) ....................................................................... 23 Sequential Mode (Maximum SNR) ......................................... 12 Outline Dimensions ....................................................................... 27 Parallel Mode (Simplest Gain-Control Interface) .................. 13 Ordering Guide .......................................................................... 29 Low Ripple Mode (Minimum Gain Error) ............................. 13 REVISION HISTORY 10/08—Rev. E to Rev. F 5/02—Rev. B to Rev. C Changes to Power Supply Parameter, Table 1 ............................... 3 Changes to Specifications ................................................................. 2 Changes to Figure 41 ...................................................................... 20 Renumber Tables and TPCs ................................................... Global Changes to Figure 45 ...................................................................... 21 8/01—Rev. A to Rev. B Changes to Figure 47 ...................................................................... 22 Changes to Accuracy Section of AD600A/AD602A column ...... 2 Changes to Figure 51 ...................................................................... 24 Updated Outline Dimensions ....................................................... 27 Changes to Ordering Guide .......................................................... 29 1/06—Rev. D to Rev. E Updated Format .................................................................. Universal Changes to Table 2 ............................................................................ 5 Changes to The Gain-Control Interface Section ........................ 11 Updated Outline Dimensions ....................................................... 27 Changes to Ordering Guide .......................................................... 28 3/04—Rev. C to Rev. D Changes to Specifications ................................................................ 2 Changes to Ordering Guide ............................................................ 3 Changes to Figure 3 .......................................................................... 8 Changes to Figure 29 ...................................................................... 18 Updated Outline Dimensions ....................................................... 20 Rev. F | Page 2 of 32
AD600/AD602 SPECIFICATIONS Each amplifier section at T = 25°C, V = ±5 V, −625 mV ≤ V ≤ +625 mV, R = 500 Ω, and C = 5 pF, unless otherwise noted. A S G L L Specifications for the AD600/AD602 are identical, unless otherwise noted. Table 1. AD600J/AD602J1 AD600A/AD602A1 Parameter Conditions Min Typ Max Min Typ Max Unit INPUT CHARACTERISTICS Input Resistance Pin 2 to Pin 3; Pin 6 to Pin 7 98 100 102 95 100 105 Ω Input Capacitance 2 2 pF Input Noise Spectral Density2 1.4 1.4 nV/√Hz Noise Figure R = 50 Ω, maximum gain 5.3 5.3 dB S R = 200 Ω, maximum gain 2 2 dB S Common-Mode Rejection Ratio f = 100 kHz 30 30 dB OUTPUT CHARACTERISTICS −3 dB Bandwidth V = 100 mV rms 35 35 MHz OUT Slew Rate 275 275 V/μs Peak Output3 R ≥ 500 Ω ±2.5 ±3 ±2.5 ±3 V L Output Impedance f ≤ 10 MHz 2 2 Ω Output Short-Circuit Current 50 50 mA Group Delay Change vs. Gain f = 3 MHz; full gain range ±2 ±2 ns Group Delay Change vs. Frequency V = 0 V, f = 1 MHz to 10 MHz ±2 ±2 ns G Total Harmonic Distortion R= 200 Ω, V = ±1 V peak, R = 1 kΩ −60 −60 dBc L OUT PD ACCURACY AD600 Gain Error 0 dB to 3 dB gain 0 +0.5 +1 −0.5 +0.5 +1.5 dB 3 dB to 37 dB gain −0.5 ±0.2 +0.5 −1.0 ±0.2 +1.0 dB 37 dB to 40 dB gain −1 −0.5 0 −1.5 −0.5 +0.5 dB Maximum Output Offset Voltage4 V = –625 mV to +625 mV 10 50 10 65 mV G Output Offset Variation V = –625 mV to +625 mV 10 50 10 65 mV G AD602 Gain Error –10 dB to –7 dB gain 0 +0.5 +1 –0.5 +0.5 +1.5 dB –7 dB to +27 dB gain −0.5 ±0.2 +0.5 −1.0 ±0.2 +1.0 dB 27 dB to 30 dB gain −1 −0.5 0 −1.5 −0.5 +0.5 dB Maximum Output Offset Voltage4 V = −625 mV to +625 mV 5 30 10 45 mV G Output Offset Variation V = −625 mV to +625 mV 5 30 10 45 mV G GAIN CONTROL INTERFACE Gain Scaling Factor +3 dB to +37 dB (AD600); 31.7 32 32.3 30.5 32 33.5 dB/V −7 dB to +27 dB (AD602) Common-Mode Range −0.75 +2.5 −0.75 +2.5 V Input Bias Current 0.35 1 0.35 1 μA Input Offset Current 10 50 10 50 nA Differential Input Resistance Pin 1 to Pin 16; Pin 8 to Pin 9 15 15 MΩ Response Rate Full 40 dB gain change 40 40 dB/μs Rev. F | Page 3 of 32
AD600/AD602 AD600J/AD602J1 AD600A/AD602A1 Parameter Conditions Min Typ Max Min Typ Max Unit SIGNAL GATING INTERFACE Logic Input Low (Output On) 0.8 0.8 V Logic Input High (Output Off) 2.4 2.4 V Response Time On to off, off to on 0.3 0.3 μs Input Resistance Pin 4 to Pin 3; Pin 5 to Pin 6 30 30 kΩ Output Gated Off Output Offset Voltage ±10 ±100 ±10 ±400 mV Output Noise Spectral Density 65 65 nV/√Hz Signal Feedthrough @ 1 MHz AD600 −80 −80 dB AD602 −70 −70 dB POWER SUPPLY Specified Operating Range ±4.75 ±5.25 ±4.75 ±5.25 V Quiescent Current Each channel 11 12.5 11 14 mA 1 Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All minimum and maximum specifications are guaranteed, although only those shown in boldface are tested on all production units. 2 Typical open- or short-circuited input; noise is lower when the system is set to maximum gain and the input is short-circuited. This figure includes the effects of both voltage and current noise sources. 3 With an additional 1 kΩ pull-down resistor, if RL < 500 Ω. 4 The dc gain of the main amplifier in the AD600 is ×113; therefore, an input offset of only 100 μV becomes an 11.3 mV output offset. In the AD602, the amplifier gain is ×35.7; therefore, an input offset of 100 μV becomes a 3.57 mV output offset. Rev. F | Page 4 of 32
AD600/AD602 ABSOLUTE MAXIMUM RATINGS Table 2. Stresses above those listed under Absolute Maximum Ratings Parameter Rating may cause permanent damage to the device. This is a stress Supply Voltage ± VS ±7.5 V rating only; functional operation of the device at these or any Input Voltages other conditions above those indicated in the operational Pin 1, Pin 8, Pin 9, Pin 16 ±VS section of this specification is not implied. Exposure to absolute Pin 2, Pin 3, Pin 6, Pin 7 ±2 V continuous maximum rating conditions for extended periods may affect ±VS for 10 ms device reliability. Pin 4, Pin 5 ±V S Internal Power Dissipation 600 mW Operating Temperature Range ESD CAUTION J Grade 0°C to 70°C A Grade −40°C to +85°C S Grade −55°C to +125°C Storage Temperature Range −65°C to +150°C Lead Temperature (Soldering, 60 sec) 300°C θ JA 16-Lead PDIP 85°C/W 16-Lead SOIC 100°C/W 16-Lead CERDIP 120°C/W Rev. F | Page 5 of 32
AD600/AD602 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS C1LO 1 16 C1HI A1HI 2 + 15 A1CM A1 A1LO 3 – 14 A1OP GAT1 4 13 VPOS REF GAT2 5 12 VNEG A2LO 6 – 11 A2OP A2 A2HI 7 10 A2CM + C2LO 8 AADD660002/ 9 C2HI 00538-002 Figure 2. Pin Configuration Table 3. Pin Function Descriptions Pin No. Mnemonic Description 1 C1LO CH1 Gain-Control Input Low. Positive voltage reduces CH1 gain. 2 A1HI CH1 Signal Input High. Positive voltage increases CH1 output. 3 A1LO CH1 Signal Input Low. Usually connected to CH1 input ground. 4 GAT1 CH1 Gating Input. A logic high shuts off the CH1 signal path. 5 GAT2 CH2 Gating Input. A logic high shuts off the CH2 signal path. 6 A2LO CH2 Signal Input Low. Usually connected to CH2 input ground. 7 A2HI CH2 Signal Input High. Positive voltage increases CH2 output. 8 C2LO CH2 Gain-Control Input Low. Positive voltage reduces CH2 gain. 9 C2HI CH2 Gain-Control Input High. Positive voltage increases CH2 gain. 10 A2CM CH2 Common. Usually connected to CH2 output ground. 11 A2OP CH2 Output. 12 VNEG Negative Supply for Both Amplifiers. 13 VPOS Positive Supply for Both Amplifiers. 14 A1OP CH1 Output. 15 A1CM CH1 Common. Usually connected to CH1 output ground. 16 C1HI CH1 Gain-Control Input High. Positive voltage increases CH1 gain. Rev. F | Page 6 of 32
AD600/AD602 TYPICAL PERFORMANCE CHARACTERISTICS 0.45 10.0 0.35 9.8 9.6 0.25 9.4 B) 0.15 ns) OR (d 0.05 LAY (9.2 ERR–0.05 P DE9.0 GAIN –0.15 GROU88..86 –0.25 8.4 ––00..4355 00538-003 88..02 00538-006 –0.7 –0.5 –0.3 –0.1 0.1 0.3 0.5 0.7 –0.7 –0.5 –0.3 –0.1 0.1 0.3 0.5 0.7 GAINCONTROLVOLTAGE(V) GAINCONTROLVOLTAGE(V) Figure 3. Gain Error vs. Gain Control Voltage Figure 6. AD600 and AD602 Typical Group Delay vs. VC VG=0V 10dB/DIV CENTER 20dB FREQ1MHz 10kHz/DIV 17dB 0° –45° –90° 00538-004 0538-0070 100k 1M 10M 100M FREQUENCY(Hz) Figure 4. AD600 Frequency and Phase Response vs. Gain Figure 7. Third-Order Intermodulation Distortion, VOUT = 2 V p-p, RL = 500 Ω –1.0 –1.2 V) T ( –1.4 10dB MI LI –1.6 7dB E G –1.8 A T L –2.0 O 0° T V –2.2 U –45° TP –2.4 U O –2.6 –90° E TIV –2.8 A G –3.0 E 00538-005 N ––33..42 00538-008 100k 1M 10M 100M 0 50 100 200 500 1000 2000 FREQUENCY(Hz) LOADRESISTANCE(Ω) Figure 5. AD602 Frequency and Phase Response vs. Gain Figure 8. Typical Output Voltage vs. Load Resistance (Negative Output Swing Limits First) Rev. F | Page 7 of 32
AD600/AD602 102 101 GAIN=40dB 50mV 100 100 Ω) 99 PUT 90 NCE ( 98 GAIN=20dB OUT A ED 97 GAIN=0dB P M T I 96 U P IN 95 T 10 U 94 NP 0% I 9923 00538-009 5V 100ns 00538-012 100k 1M 10M 100M FREQUENCY(Hz) Figure 9. Input Impedance vs. Frequency Figure 12. Gating Feedthrough to Output, Gating Off to On 6 5 50mV V) 4 AD600 100 m E ( 3 T 90 G U A P VOLT 2 AD602 OUT ET 1 S F F 0 O T PU –1 T 10 T U U P 0% O –2 N I ––43 00538-010 5V 100ns 00538-013 –0.7 –0.5 –0.3 –0.1 0.1 0.3 0.5 0.7 GAINCONTROLVOLTAGE(V) Figure 10. Output Offset Voltage vs. Gain Control Voltage Figure 13. Gating Feedthrough to Output, Gating On to Off (Control Channel Feedthrough) 1VVOUT 1µs 1V 100 100 90 90 OUTPUT OUTPUT T U P 10 10 N I 0% T 0% U P 1VVC 00538-011 IN 100mV 500ns 538-01400 Figure 11. Gain Control Channel Response Time. Top: Output Voltage, 2 V Figure 14. Transient Response, Medium and High Gain Maximum, Bottom: Gain Control Voltage VC = ±625 mV Rev. F | Page 8 of 32
AD600/AD602 10 AD600:G=20dB 500mV 5 AD602:G=10dB BOTH: VCM=100mVrms UTPUT19000 –50 VRSL==±550V0Ω O TA=25°C B) –10 d R ( –15 AD600 R M C –20 T U P IN 10 –25 0% –30 AD602 1V 200ns 00538-015 ––4305 00538-018 1k 10k 100k 1M 10M 100M FREQUENCY(Hz) Figure 15. Input Stage Overload Recovery Time Figure 18. CMRR vs. Frequency 20 1V 10 T 100 0 PU 90 T –10 AD600 U O B) –20 d R ( –30 R AD602 S P –40 UT 10 –50 AADD660002::GG==4300ddBB NP 0% –60 BOTH:RL=500Ω I 200mV 500ns 00538-016 ––8700 RVISN==500VΩ 00538-019 100k 1M 10M 100M FREQUENCY(Hz) Figure 16. Output Stage Overload Recovery Time Figure 19. PSRR vs. Frequency 10 500mV 0 AD600:CCHH12 GG == 4200ddBB,, VVIINN == 0100mV AD602:CH1 G = 30dB, VIN = 0 100 –10 CH2 G = 0dB, VIN = 316mV T 90 –20 BOTH:VOUT = 1V rms1, RS = 50Ω OUTPU K (dB) –30 CROSSTRALL =K 5 =0 02Ω0log CCHH12 V VOIUNT L TA –40 S AD600 S O –50 R C T 10 –60 U P 0% N –70 AD602 I 1V 500ns 00538-017 ––8900 00538-020 100k 1M 10M 100M FREQUENCY (Hz) Figure 17. Transient Response Minimum Gain Figure 20. Crosstalk Between A1 and A2 vs. Frequency Rev. F | Page 9 of 32
AD600/AD602 THEORY OF OPERATION The AD600/AD602 have the same general design and features. The signal applied at the input of the ladder network is They comprise two fixed gain amplifiers, each preceded by a attenuated by 6.02 dB by each section; thus, the attenuation to voltage-controlled attenuator of 0 dB to 42.14 dB with independent each of the taps is progressively 0 dB, 6.02 dB, 12.04 dB, 18.06 dB, control interfaces, each having a scaling factor of 32 dB per volt. 24.08 dB, 30.1 dB, 36.12 dB, and 42.14 dB. A unique circuit The AD600 amplifiers are laser trimmed to a gain of 41.07 dB technique is employed to interpolate between these tap points, (×113), providing a control range of −1.07 dB to +41.07 dB indicated by the slider in Figure 21, providing continuous (0 dB to +40 dB with overlap). The AD602 amplifiers have a gain attenuation from 0 dB to 42.14 dB. of 31.07 dB (×35.8) and provide an overall gain of −11.07 dB to To understand the AD600/AD602, it helps to think in terms of +31.07 dB (−10 dB to +30 dB with overlap). a mechanical means for moving this slider from left to right; in The advantage of this topology is that the amplifier can use fact, it is voltage controlled. The details of the control interface negative feedback to increase the accuracy of its gain. In are discussed later. Note that the gain is exactly determined at addition, because the amplifier does not have to handle large all times and a linear decibel relationship is guaranteed auto- signals at its input, the distortion can be very low. Another matically between the gain and the control parameter that feature of this approach is that the small-signal gain and phase determines the position of the slider. In practice, the gain response, and thus the pulse response, are essentially deviates from the ideal law by about ±0.2 dB peak (see Figure 28). independent of gain. Note that the signal inputs are not fully differential. A1LO, A1CM Figure 21 is a simplified schematic of one channel. The input (for CH1), A2LO, and A2CM (for CH2) provide separate access attenuator is a 7-stage R-2R ladder network, using untrimmed to the input and output grounds. This recognizes that, even when resistors of nominally R = 62.5 Ω, which results in a characteristic using a ground plane, small differences arise in the voltages at resistance of 125 Ω ± 20%. A shunt resistor is included at the these nodes. It is important that A1LO and A2LO be connected input and laser trimmed to establish a more exact input directly to the input ground(s). Significant impedance in these resistance of 100 Ω ± 2%, which ensures accurate operation connections reduces the gain accuracy. A1CM and A2CM (gain and HP corner frequency) when used in conjunction with should be connected to the load ground(s). external resistors or capacitors. NOISE PERFORMANCE GAT1 An important reason for using this approach is the superior SCALING PRECISIONPASSIVE GATING noise performance that can be achieved. The nominal resistance REFERENCE INPUTATTENUATOR INTERFACE seen at the inner tap points of the attenuator is 41.7 Ω (one third of C1HI 125 Ω), which, at 27°C, exhibits a Johnson noise spectral density VG A1OP C1LO (NSD) of 0.84 nV/√Hz (that is, √4kTR), a large fraction of the GAINCONTROL A1CM total input noise. The first stage of the amplifier contributes INTERFACE RF2 another 1.12 nV/√Hz, for a total input noise of 1.4 nV/√Hz. 2.24kΩ(AD600) 0dB –12.04dB –22.08dB –36.12dB 694Ω(AD602) The noise at the 0 dB tap depends on whether the input is –6.02dB –18.06dB –30.1dB –42.14dB RF1 A1HI 20Ω short-circuited or open-circuited. When shorted, the minimum FIXED-GAIN NSD of 1.12 nV/√Hz is achieved. When open, the resistance of A1LO AMPLIFIER 500Ω R-2RLADDERNETWORK 62.5Ω 4311..0077ddBB((AADD660002)) 00538-021 1in0c0r eΩas aets ttho e1 .f7ir1s tn Vta/p√ gHezn. eTrhaties sl a1s.t2 c9a lncVul/a√tiHonz ,w soou tlhde b neo iimsep ortant Figure 21. Simplified Block Diagram of a Single Channel of the AD600/AD602 if the AD600 were preceded, for example, by a 900 Ω resistor to The nominal maximum signal at input A1HI is 1 V rms (±1.4 V allow operation from inputs up to ±10 V rms. However, in most peak) when using the recommended ±5 V supplies, although cases, the low impedance of the source limits the maximum operation to ±2 V peak is permissible with some increase in HF noise resistance. distortion and feedthrough. Each attenuator is provided with a separate signal LO connection for use in rejecting common mode, the voltage between input and output grounds. Circuitry is included to provide rejection of up to ±100 mV. Rev. F | Page 10 of 32
AD600/AD602 It is apparent from the foregoing that it is essential to use a low For example, the gain-control input can be fed differentially to resistance in the design of the ladder network to achieve low the inputs or single-ended by simply grounding the unused noise. In some applications, this can be inconvenient, requiring input. In another example, if the gain is controlled by a DAC the use of an external buffer or preamplifier. However, very few providing a positive-only, ground-referenced output, the gain amplifiers combine the needed low noise with low distortion at control LO pin (either C1LO or C2LO) should be biased to a maximum input levels, and the power consumption required to fixed offset of 625 mV to set the gain to 0 dB when gain control achieve this performance is quite high (due to the need to HI (C1HI or C2HI) is at zero and to set the gain to 40 dB when maintain very low resistance values while also coping with large at 1.25 V. inputs). On the other hand, there is little value in providing a It is a simple matter to include a voltage divider to achieve other buffer with high input impedance because the usual reason for scaling factors. When using an 8-bit DAC with an FS output of this—the minimization of loading of a high resistance source— 2.55 V (10 mV/bit), a 1.6 divider ratio (generating 6.25 mV/bit) is not compatible with low noise. results in a gain setting resolution of 0.2 dB/bit. The process of Apart from the small variations just mentioned, the SNR at the cascading the two sections of an AD600 or AD602 when various output is essentially independent of the attenuator setting, options exist for gain control is explained in the Achieving 80 DB because the maximum undistorted output is 1 V rms, and the Gain Range section. NSD at the output of the AD600 is fixed at 113 × 114 nV/√Hz, SIGNAL-GATING INPUTS or 158 nV/√Hz. Therefore, in a 1 MHz bandwidth, the output Each amplifier section of the AD600/AD602 is equipped with a SNR is 76 dB. The input NSD of the AD600/AD602 is the same signal-gating function, controlled by a TTL or CMOS logic but, because of the 10 dB lower gain in the AD602’s fixed input (GAT1 or GAT2). The ground references for these inputs amplifier, its output SNR is 10 dB better, or 86 dB in a 1 MHz are the signal input grounds A1LO and A2LO, respectively. bandwidth. Operation of the channel is unaffected when this input is LO or GAIN-CONTROL INTERFACE left open-circuited. Signal transmission is blocked when this The attenuation is controlled through a differential, high input is HI. The dc output level of the channel is set to within a impedance (15 MΩ) input, with a scaling factor that is laser few millivolts of the output ground (A1CM or A2CM), and trimmed to 32 dB per volt, that is, 31.25 mV/dB. Each of the simultaneously the noise level drops significantly. The reduction two amplifiers has its own control interface. An internal band in noise and spurious signal feedthrough is useful in ultrasound gap reference ensures stability of the scaling with respect to beam-forming applications, where many amplifier outputs are supply and temperature variations and is the only circuitry summed. common to both channels. COMMON-MODE REJECTION When the differential input voltage V = 0 V, the attenuator G A special circuit technique provides rejection of voltages slider is centered, providing an attenuation of +21.07 dB, appearing between input grounds (A1LO and A2LO) and resulting in an overall gain of +20 dB (= –21.07 dB + +41.07 dB). output grounds (A1CM and A2CM). This is necessary because When the control input is −625 mV, the gain is lowered by of the op amp form of the amplifier, as shown in Figure 21. +20 dB (= +0.625 × +32) to 0 dB; when set to +625 mV, the The feedback voltage is developed across the RF1 resistor gain is increased by +20 dB to +40 dB. When this interface is (which, to achieve low noise, has a value of only 20 Ω). The overdriven in either direction, the gain approaches either voltage developed across this resistor is referenced to the input −1.07 dB (= −42.14 dB + +41.07 dB) or +41.07 dB (= 0 + common, so the output voltage is also referred to that node. +41.07 dB), respectively. For zero differential signal input between A1HI and A1LO, the The gain of the AD600 can be calculated by output A1OP simply follows the voltage at A1CM. Note that the Gain (dB) = 32 VG + 20 (1) range of voltage differences that can exist between A1LO and A1CM (or A2LO and A2CM) is limited to about ±100 mV. where V is in volts. G Figure 18 shows the typical common-mode rejection ratio vs. For the AD602, the expression is frequency. Gain (dB) = 32 V + 10 (2) G ACHIEVING 80 dB GAIN RANGE Operation is specified for V in the range from −625 mV dc to G The two amplifier sections of the X-AMP can be connected in +625 mV dc. The high impedance gain-control input ensures series to achieve higher gain. In this mode, the output of A1 minimal loading when driving many amplifiers in multiple- (A1OP and A1CM) drives the input of A2 via a high-pass channel applications. The differential input configuration network (usually just a capacitor) that rejects the dc offset. provides flexibility in choosing the appropriate signal levels The nominal gain range is now –2 dB to +82 dB for the AD600 and polarities for various control schemes. or −22 dB to +62 dB for the AD602. Rev. F | Page 11 of 32
AD600/AD602 There are several options in connecting the gain-control inputs. 85 The choice depends on the desired SNR and gain error (output 80 ripple). The following examples feature the AD600; the 75 arguments generally apply to the AD602, with appropriate 70 changes to the gain values. 65 SEQUENTIAL MODE (MAXIMUM SNR) dB)60 R ( N55 In the sequential mode of operation, the SNR is maintained at S 50 its highest level for as much of the gain control range as possible, as shown in Figure 22. Note here that the gain range is 45 0 dB to 80 dB. Figure 23, Figure 24, and Figure 25 show the 40 ginepnuetrsa,l Cco1nHnIe acntido nCs2 tHo Ia, cacroem drpilvisehn tihni sp.a Braoltlhel g bayin a- cpoonsittriovle -only, 3350 00538-022 –0.5 0 0.5 1.0 1.5 2.0 2.5 3.0 ground-referenced source with a range of 0 V to 2.5 V. VG Figure 22. SNR vs. Control Voltage Sequential Control (1 MHz Bandwidth) An auxiliary amplifier that senses the voltage difference between input and output commons is provided to reject this common voltage. A1 A2 –40.00dB –41.07dB INPUT –40.00dB 41.07dB 1.07dB –42.14dB 41.07dB OUTPUT 0dB C1HI C1LO C2HI C2LO 0dB VC = 0V VG1VO1 = 0.592V VG2VO2 = 1.908V 00538-023 Figure 23. AD600 Gain Control Input Calculations for Sequential Control Operation (A) A1 A2 –0.51dB –1.07dB INPUT –0.51dB 41.07dB 40.56dB –41.63dB 41.07dB OUTPUT 0dB C1HI C1LO C2HI C2LO 40dB VC = 1.25V VG1VO1 = 0.592V VG2VO2 = 1.908V 00538-055 Figure 24. AD600 Gain Control Input Calculations for Sequential Control Operation (B) A1 A2 0dB 38.93dB INPUT 0dB 41.07dB 41.07dB –2.14dB 41.07dB OUTPUT 0dB C1HI C1LO C2HI C2LO 80dB VC = 2.5V VG1VO1 = 0.592V VG2VO2 = 1.908V 00538-056 Figure 25. AD600 Gain Control Input Calculations for Sequential Control Operation (C) Rev. F | Page 12 of 32
AD600/AD602 The gains are offset such that the gain of A2 is increased only PARALLEL MODE (SIMPLEST GAIN-CONTROL after the gain of A1 has reached its maximum value (see Figure 26). INTERFACE) Note that, for a differential input of −700 mV or less, the gain of In this mode, the gain-control voltage is applied to both inputs a single amplifier (A1 or A2) is at its minimum value of −1.07 dB; in parallel—C1HI and C2HI are connected to the control for a differential input of +700 mV or more, the gain is at its voltage, and C1LO and C2LO are optionally connected to an maximum value of +41.07 dB. Control inputs beyond these offset voltage of 0.625 V. The gain scaling is then doubled to limits do not affect the gain and can be tolerated without damage or 64dB/V, requiring only 1.25 V for an 80 dB change of gain. In foldover in the response. See the Specifications section for more this case, the amplitude of the gain ripple is also doubled, as is details on the allowable voltage range. The gain is now shown in Figure 29, and the instantaneous SNR at the output of Gain (dB) = 32 VC (3) A2 decreases linearly as the gain is increased (see Figure 30). where VC is the applied control voltage. LOW RIPPLE MODE (MINIMUM GAIN ERROR) +41.07dB As shown in Figure 28 and Figure 29, the output ripple is +40.56dB periodic. By offsetting the gains of A1 and A2 by half the +38.93dB A1 A2 period of the ripple, or 3 dB, the residual gain errors of the two +20dB * amplifiers can be made to cancel. Figure 31 shows the much * lower gain ripple when configured in this manner. Figure 32 +1.07dB –0.56dB plots the SNR as a function of gain; it is very similar to that in –1.07dB the parallel mode. 0.592 1.908 G(dABIN) –2.14 00 *GAIN0 .2O602F5FSET O1F4. 2105.07dB, O1R.6 830735.44mV 28.05 V82C. 1(V4) 00538-024 Figure 26. Explanation of Offset Calibration for Sequential Control When V is set to zero, V = −0.592 V and the gain of A1 is C G1 1.07 dB (recall that the gain of each amplifier section is 0 dB for V = 625 mV); meanwhile, V = −1.908 V, so the gain of A2 is G G2 −1.07 dB. The overall gain is thus 0 dB (see Figure 23). When V = 1.25 V, V = 1.25 V – 0.592 V = 0.658 V, which sets the C G1 gain of A1 to 40.56 dB, while V = 1.25 V – 1.908 V = −0.658 V, G2 which sets the gain of A2 at −0.56 dB. The overall gain is now 40 dB (see Figure 24). When V = 2.5 V, the gain of A1 is 41.07 dB C and the gain of A2 is 38.93 dB, resulting in an overall gain of 80 dB (see Figure 25). This mode of operation is further clarified by Figure 27, which is a plot of the separate gains of A1 and A2 and the overall gain vs. the control voltage. Figure 28 is a plot of the gain error of the cascaded amplifiers vs. the control voltage. Rev. F | Page 13 of 32
AD600/AD602 90 75 80 70 70 65 dB) 60 60 AIN ( 50 B) 55 L G 40 R (d AL A1 SN 50 R 30 VE COMBINED 45 O 20 A2 40 10 –100 00538-025 3305 00538-028 –0.5 0 0.5 1.0 1.5 2.0 2.5 3.0 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 VC VC Figure 27. Plot of Separate and Overall Gains in Sequential Control Figure 30. SNR for Cascaded Stages—Parallel Control 5 1.2 4 1.0 3 0.8 2 0.6 1 B) B) 0.4 R (d 0 R (d 0.2 O –1 O ERR –2 ERR 0.0 N N –0.2 AI –3 AI G G –0.4 –4 –5 –0.6 –6 –0.8 ––78 538-02600 ––11..20 00538-029 –0.5 0 0.5 1.0 1.5 2.0 2.5 3.0 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 VC VC Figure 28. Gain Error for Cascaded Stages—Sequential Control Figure 31. Gain Error for Cascaded Stages—Low Ripple Mode 5 80 4 75 3 70 2 65 B) 1 R (d 0 dB) 60 ERRO –1 SNR ( 55 N –2 AI 50 G –3 45 –4 ––56 00538-027 4305 00538-030 –0.1 0 0.2 0.4 0.6 0.8 1.0 1.2 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 VC VC Figure 29. Gain Error for Cascaded Stages—Parallel Control Figure 32. SNR vs. Control Voltage—Low Ripple Mode Rev. F | Page 14 of 32
AD600/AD602 APPLICATIONS INFORMATION The full potential of any high performance amplifier can be CONTROLVOLTAGE, realized only by careful attention to details in its applications. VG VOLTAGE-OUTPUT The following pages describe fully tested circuits in which many +625mV DAC such details have already been considered. However, as is always 0dB 40dB A1 VG GAIN true of high accuracy, high speed analog circuits, the schematic –625mV C1LO 1 16 C1HI is only part of the story; this is no less true for the AD600/ A1HI A1CM AD602. Appropriate choices in the overall board layout and the 2 + 15 A1LO A1 A1OP type and placement of power supply decoupling components 3 – 14 GAT1 VPOS are very important. As explained previously, the input grounds 4 13 +5V REF A1LO and A2LO must use the shortest possible connections. VNEG GAT2 5 12 –5V The following circuits show examples of time-gain control for A2LO 6 – 11 A2OP A2 ultrasound and sonar, methods for increasing the output drive, A2HI 7 10 A2CM + and AGC amplifiers for audio and RF/IF signal processing umseinthgo bdost ohf p ceaaskc aadnidn gr mX-sA dMetePcst oforrs. eTithheesre m ciaricnutiatisn ainlsgo tihlleu strate C2LO 8 ADA6D0600 O2R 9 C2HI 00538-031 Figure 33. The Simplest Application of the X-AMP Is as a TGC or TVG Amplifier optimal SNR or maximizing the accuracy of the gain-control in Ultrasound or Sonar (Only A1 Connections Shown for Simplicity) voltage for use in signal measurement. These AGC circuits can INCREASING OUTPUT DRIVE be modified for use as voltage-controlled amplifiers in sonar and ultrasound applications by removing the detector and The AD600/AD602 output stage has limited capability for substituting a DAC or other voltage source for supplying the negative-load driving capability. For driving loads less than control voltage. 500 Ω, the load drive can be increased by approximately 5 mA TIME-GAIN CONTROL (TGC) AND TIME-VARIABLE by connecting a 1 kΩ pull-down resistor from the output to the GAIN (TVG) negative supply (see Figure 34). DRIVING CAPACITIVE LOADS Ultrasound and sonar systems share a similar requirement: both need to provide an exponential increase in gain in response to a For driving capacitive loads of greater than 5 pF, insert a 10 Ω linear control voltage, that is, a gain control that is linear in dB. resistor between the output and the load. This lowers the Figure 33 shows the AD600/AD602 configured for a control possibility of oscillation. voltage ramp starting at −625 mV and ending at +625 mV for a GAIN-CONTROL gain-control range of 40 dB. The polarity of the gain-control VOLTAGE voltage can be reversed, and the control voltage inputs, C1HI and C1LO, can be reversed to achieve the same effect. The gain- C1LO C1HI control voltage can be supplied by a voltage output DAC, such 1 16 A1HI A1CM as the AD7244, which contains two complete DACs, operates VIN 2 + 15 from ±5 V supplies, has an internal reference of +3 V, and A1LO A1 A1OP 3 – 14 provides ±3 V of output swing. As such, it is well suited for use GAT1 VPOS 4 13 +5V 1kΩ with the AD600/AD602, needing only a few resistors to scale REF VNEG GAT2 5 12 ADDED the output voltage of the DACs to the levels needed by the –5V PULL-DOWN AD600/AD602. A2LO 6 – 11 A2OP RESISTOR A2 A2HI 7 10 A2CM + C2LO 8 9 C2HI AADD660002/ 00538-032 Figure 34. Adding a 1 kΩ Pull-Down Resistor Increases the X-AMP Output Drive by About 5 mA (Only A1 Connections Shown for Simplicity) Rev. F | Page 15 of 32
AD600/AD602 REALIZING OTHER GAIN RANGES LOW NOISE, 6 dB PREAMPLIFIER Larger gain ranges can be accommodated by cascading In some ultrasound applications, a high input impedance amplifiers. Combinations built by cascading two amplifiers preamplifier is needed to avoid the signal attenuation that include −20 dB to +60 dB (using one AD602), −10 dB to +70 dB results from loading the transducer by the 100 Ω input resistance (using ½ of an AD602 followed by ½ of an AD600), and 0 dB to of the X-AMP. High gain cannot be tolerated because the 80 dB (using one AD600). In multiple-channel applications, peak transducer signal is typically ±0.5 V, whereas the peak extra protection against oscillation can be provided by using input capability of the AD600 or AD602 is only slightly more amplifier sections from different packages. than ±1 V. A gain of 2 is a suitable choice. It can be shown that, if the preamplifier’s overall referred-to-input (RTI) noise is the ULTRALOW NOISE VCA same as that due to the X-AMP alone (1.4 nV/√Hz), the input The two channels of the AD600 or AD602 can operate in noise of nX2 preamplifier must be √(3/4) times as large, that is, parallel to achieve a 3 dB improvement in noise level, providing 1.2 nV/√Hz. 1 nV/√Hz without any loss of gain accuracy or bandwidth. +5V In the simplest case, as shown in Figure 35, the signal inputs, R1 A1HI and A2HI, are tied directly together. The outputs, A1OP 49.9Ω 1µF and A2OP, are summed via R1 and R2 (100 Ω each), and the R2 174Ω control inputs, C1HI/C2HI and C1LO/C2LO, operate in parallel. Using these connections, both the input and output Q1 MRF904 resistances are 50 Ω. Thus, when driven from a 50 Ω source and terminated in a 50 Ω load, the gain is reduced by 12 dB, so the 1µF R3 gain range becomes –12 dB to +28 dB for the AD600 and −22 dB R4 562Ω 0.1µF to +18 dB for the AD602. The peak input capability remains 42.2Ω –5V VIN INPUT unaffected (1 V rms at the IC pins, or 2 V rms from an GROUND +5V 100Ω u50n lΩoa ldoeadd ,5 i0s Ωef fseocutirvceel)y. 2T0h0e Ω lo badecinaug soen t heea clho aodu ctpuurrt,e nwti tihs a 42.2RΩ5 R6 0.1µF RIN OFX-AMP 1µF 562Ω shared between the two channels, so the overall amplifier still OUTPUT meets its specified maximum output and distortion levels for a Q2 GROUND MM4049 200 Ω load. This amplifier can deliver a maximum sine wave power of 10 dBm to the load. R7 174Ω 1µF GAIN-CONTROL VOLTAGE R8 –VG+ 49.9Ω–5V 00538-034 C1LO C1HI Figure 36. A Low Noise Preamplifier for the AD600/AD602 1 16 A1HI A1CM An inexpensive circuit using complementary transistor types 2 + 15 A1LO A1 A1OP 100Ω chosen for their low r is shown in Figure 36. The gain is 3 – 14 bb GAT1 4 13 VPOS +5V VOUT determined by the ratio of the net collector load resistance to VIN GAT2 REF VNEG the net emitter resistance. It is an open-loop amplifier. The gain 5 12 –5V 50Ω is ×2 (6 dB) only into a 100 Ω load, assumed to be provided by A2LO A2OP 100Ω 6 – 11 the input resistance of the X-AMP; R2 and R7 are in shunt with A2HI 7 A2 10 A2CM this load, and their value is important in defining the gain. For + C2LO C2HI small-signal inputs, both transistors contribute an equal trans- 8 9 ADA6D0600 O2R 00538-033 ceomnidttuecr traensciset othrsa,t Ris4 r aenndd eRr5ed. T lehsesy s aenlssoi tpivlaey t oa sdiogmnailn laenvte lr oblye tihne Figure 35. An Ultralow Noise VCA Using the AD600 or AD602 setting the gain. Rev. F | Page 16 of 32
AD600/AD602 This is a Class AB amplifier. As V increases in a positive LOW NOISE AGC AMPLIFIER WITH 80 dB GAIN IN direction, Q1 conducts more heavily and its r becomes lower RANGE e while Q2 increases. Conversely, increasingly negative values of Figure 37 provides an example of the ease with which the V result in the r of Q2 decreasing, while the r of Q1 increases. IN e e AD600 can be connected as an AGC amplifier. A1 and A2 are The design is chosen such that the net emitter resistance is cascaded, with 6 dB of attenuation introduced by the 100 Ω essentially independent of the instantaneous value of V , IN Resistor R1, while a time constant of 5 ns is formed by C1 and resulting in moderately low distortion. Low values of resistance the 50 Ω of net resistance at the input of A2. This has the dual and moderately high bias currents are important in achieving effect of lowering the overall gain range from 0 dB to +80 dB to the low noise, wide bandwidth, and low distortion of this −6 dB to +74 dB and introducing a single-pole, low-pass filter preamplifier. Heavy decoupling prevents noise on the power with a −3 dB frequency of about 32 MHz. This ensures stability supply lines from being conveyed to the input of the X-AMP. at the maximum gain for a slight reduction in the overall Table 4. Measured Preamplifier Performance bandwidth. The C4 capacitor blocks the small dc offset voltage at the output of A1 (which may otherwise saturate A2 at its Measurement Value Unit maximum gain) and introduces a high-pass corner at about Gain (f = 30 MHz) 6 dB 8 kHz, useful in eliminating low frequency noise and spurious Bandwidth (−3 dB) 250 MHz signals that can be present at the input. Input Signal for 1 dB Compression 1 V p-p Distortion V = 200 mV p-p HD2 0.27 % IN HD3 0.14 % V = 500 mV p-p HD2 0.44 % IN HD3 0.58 % System Input Noise 1.03 nV/√Hz Spectral Density (NSD) (Preamp Plus X-AMP) Input Resistance 1.4 kΩ Input Capacitance 15 pF Input Bias Current ±150 μA Power Supply Voltage ±5 V Quiescent Current 15 mA +5V R3 46.4kΩ R4 +5V 3.74kΩ VG´ 300µA AD590 (AT 300K) +5V C1LO C1HI 1 16 INPRUFT AGA1A1LTHO1I 234 +– A1 111543 VAAP11OCOMPS +50V.C 1D4µEFC 10R011Ω00CpF1 1CµF2 Q2N13904 +–55VV DDEECC FB 00..11µµFF GAT2 REF VNEG C3 R2 + FB 5 12 –5V DEC 15pF 806Ω VPTAT A2LO A2OP 1% – 6 – 11 RF –5V A2HI A2 A2CM OUTPUT POWER SUPPLY 7 10 + DECOUPLING NETWORK C2LO C2HI 8 AD600 9 00538-035 Figure 37. This Accurate HF AGC Amplifier Uses Three Active Components Rev. F | Page 17 of 32
AD600/AD602 A simple half-wave detector is used based on Q1 and R2. The An offset of 375 mV is applied to the inverting gain-control average current into Capacitor C2 is the difference between the inputs C1LO and C2LO. Therefore, the nominal –625 mV to current provided by the AD590 (300 μA at 300 K, 27°C) and the +625 mV range for V is translated upward (at V ´) to –0.25 V G G collector current of Q1. In turn, the control voltage, V , is the for minimum gain to +1 V for maximum gain. This prevents G time integral of this error current. When V (thus the gain) is Q1 from going into heavy saturation at low gains and leaves G stable, the rectified current in Q1 must, on average, balance sufficient headroom of 4 V for the AD590 to operate correctly exactly the current in the AD590. If the output of A2 is too small at high gains when using a 5 V supply. to do this, V ramps up, causing the gain to increase until Q1 G In fact, the 6 dB interstage attenuator means that the overall conducts sufficiently. The operation of this control system follows. gain of this AGC system actually runs from –6 dB to +74 dB. First, consider the particular case where R2 is zero and the Thus, an input of 2 V rms would be required to produce a output voltage, V , is a square wave at, for example, 100 kHz, 1 V rms output at the minimum gain, which exceeds the 1 V rms OUT well above the corner frequency of the control loop. During the maximum input specification of the AD600. The available gain time V is negative, Q1 conducts. When V is positive, it is range is therefore 0 dB to 74 dB (or X1 to X5000). Because the OUT OUT cut off. Because the average collector current is forced to be gain scaling is 15.625 mV/dB (because of the cascaded stages), 300 μA and the square wave has a 50% duty-cycle, the current the minimum value of V ´ is actually increased by 6 × +15.625 mV, G when conducting must be 600 μA. With R2 omitted, the peak or about 94 mV, to −156 mV, so the risk of saturation in Q1 is value of V would be just the V of Q1 at 600 μA (typically reduced. OUT BE about 700 mV) or 2 V p-p. This voltage, thus the amplitude at BE The emitter circuit of Q1 is somewhat inductive (due to its which the output stabilizes, has a strong negative temperature finite f and base resistance). Consequently, the effective value of t coefficient (TC), typically –1.7 mV/°C. While this may not be R2 increases with frequency. This results in an increase in the troublesome in some applications, the correct value of R2 stabilized output amplitude at high frequencies, but for the renders the output stable with temperature. addition of C3, determined experimentally to be 15 pF for the To understand this, first note that the current in the AD590 is 2N3904 for maximum response flatness. Alternatively, a faster closely proportional to absolute temperature (PTAT). In fact, transistor can be used here to reduce HF peaking. Figure 38 this IC is intended for use as a thermometer. For the moment, shows the ac response at the stabilized output level of about assume that the signal is a square wave. When Q1 is conducting, 1.3 rms. Figure 39 demonstrates the output stabilization for the V is the sum of V and a voltage that is PTAT and that can sine wave inputs of 1 mV rms to 1 V rms at frequencies of 100 kHz, OUT BE be chosen to have an equal but opposite TC of the base-to- 1 MHz, and 10 MHz. emitter voltage. This is actually nothing more than the band gap voltage reference principle thinly disguised. When R2 is chosen so that the sum of the voltage across it and the V of Q1 is close BE rtoan tghee obfa tnedm gpaepr avtoulrtaesg,e p orfo vaibdoeudt t1h.a2t VQ, 1V aOnUdT tihs es tAabDle5 9o0v eshr aar ew tihdee GE (dB) N same thermal environment. A H C Because the average emitter current is 600 μA during each half- UT P cycle of the square wave, a resistor of 833 Ω would add a PTAT UT O 3dB voltage of 500 mV at 300 K, increasing by 1.66 mV/°C. In C G A practice, the optimum value of R2 depends on the transistor utesmedp earnadtu, troe ast laebsisleitry e ixst teon tb, eo onp tthime wizaevde;f foorrm th feo rd wevhicicehs sthheo wn 00538-036 and sine wave signals, the recommended value is 806 Ω. This 0.1 1 10 100 FREQUENCY(MHz) resistor also serves to lower the peak current in Q1, and the Figure 38. AC Response at the Stabilized Output Level of 1.3 V rms 200 Hz LP filter it forms with C2 helps to minimize distortion due to ripple in V . Note that the output amplitude under sine G wave conditions is higher than for a square wave because the average value of the current for an ideal rectifier would be 0.637 times as large, causing the output amplitude to be 1.88 V (= 1.2/0.637), or 1.33 V rms. In practice, the somewhat nonideal rectifier results in the sine wave output being regulated to about 1.275 V rms. Rev. F | Page 18 of 32
AD600/AD602 These problems can be eliminated using an AD636 as the detector element in an AGC loop, in which the difference between the rms output of the amplifier and a fixed dc reference B) +0.2 are nulled in a loop integrator. The dynamic range and the d T ( 100kHz accuracy with which the signal can be determined are now U TP 0 entirely dependent on the amplifier used in the AGC system. OU 1MHz VE –0.2 Because the input to the rms-dc converter is forced to a ATI 10MHz constant amplitude, close to its maximum input capability, the L RE –0.4 bandwidth is no longer signal dependent. If the amplifier has an exactly exponential (linear-dB) gain-control law, its control 0.001 0.01 0.1 1 00538-037 voltagVe, VG,= isV forced bloy gth1e0 AVGINC(r mlos)op to have the general form(4 ) INPUT AMPLITUDE (V rms) OUT SCALE V REF Figure 39. Output Stabilization vs. rms Input for Sine Wave Inputs at 100 kHz, 1 MHz, and 10 MHz Figure 41 shows a practical wide dynamic range rms-responding measurement system using the AD600. Note that the signal While the band gap principle used here sets the output output of this system is available at A2OP, and the circuit can be amplitude to 1.2 V (for the square wave case), the stabilization used as a wideband AGC amplifier with an rms-responding point can be set to any higher amplitude, up to the maximum detector. This circuit can handle inputs from 100 μV to 1 V rms output of ±(V − 2) V that the AD600 can support. It is only S with a constant measurement bandwidth of 20 Hz to 2 MHz, necessary to split R2 into two components of appropriate ratio limited primarily by the AD636 rms converter. Its logarithmic whose parallel sum remains close to the zero-TC value of output is a loadable voltage accurately calibrated to 100 mV/dB 806 Ω. Figure 40 shows this and how the output can be raised or 2 V per decade, which simplifies the interpretation of the without altering the temperature stability. reading when using a DVM and is arranged to be −4 V for 5V an input of 100 μV rms, 0 V for 10 mV, and +4 V for a 1 V rms 300µA input. In terms of Equation 4, V is 10 mV and V is 2 V. AD590 REF SCALE (AT 300K) TO AD600 PIN 16 Note that the peak log output of ±4 V requires the use of ±6 V C2 supplies for the dual op amp U3 (AD712), although lower 1µF Q1 supplies suffice for the AD600 and AD636. If only ±5 V supplies 2N3904 are available, it is necessary to either use a reduced value for R2B V (say 1 V, in which case the peak output would be only + SCALE 15CpF3 R2A VPTAT R2 = R2A || R2B ≈ 806Ω ±2 V) or restrict the dynamic range of the signal to about 60 dB. – TO AD600 PIN 11 ROFUTPUT 00538-038 Ausse idn itnh cea psrceavdieo.u Hs ocwaseev, etrh, et htwe o6 admB paltitfeinerusa otof rt haen dA lDow60-0p aasrse Figure 40. Modification in Detector to Raise Output to 2 V rms filter found in Figure 21 are replaced by a unity gain buffer amplifier, U3A, whose 4 MHz bandwidth eliminates the risk of WIDE RANGE, RMS-LINEAR dB MEASUREMENT instability at the highest gains. The buffer also allows the use of SYSTEM (2 MHz AGC AMPLIFIER WITH RMS a high impedance coupling network (C1/R3) that introduces a DETECTOR) high-pass corner at about 12 Hz. An input attenuator of 10 dB Monolithic rms-dc converters provide an inexpensive means to (0.316×) is now provided by R1 + R2 operating in parallel with measure the rms value of a signal of arbitrary waveform; they the input resistance of 100 Ω of the AD600. The adjustment can also provide a low accuracy logarithmic (decibel-scaled) provides exact calibration of the logarithmic intercept, V , in REF output. However, they have certain shortcomings. The first of critical applications, but R1 and R2 can be replaced by a fixed these is their restricted dynamic range, typically only 50 dB. resistor of 215 Ω if very close calibration is not needed because More troublesome is that the bandwidth is roughly proportional the input resistance of the AD600 (and all other key parameters to the signal level; for example, when the AD600/AD602 are of it and the AD636) is already laser trimmed for accurate used in conjunction with the AD636, as shown in Figure 41, the operation. This attenuator allows inputs as large as ±4 V to be AD636 provides a 3 dB bandwidth of 900 kHz for an input of accepted, that is, signals with an rms value of 1 V combined 100 mV rms but has a bandwidth of only 100 kHz for a 10 mV rms with a crest factor of up to 4. input. Its logarithmic output is unbuffered, uncalibrated, and not stable over temperature. Considerable support circuitry, including at least two adjustments and a special high TC resistor, is required to provide a useful output. Rev. F | Page 19 of 32
AD600/AD602 Vrms AF/RF C1 OUTPUT C4 0.1µF 4.7µF +6V DEC CAL +6V 0dB C1LO C1HI INPUT R1 1 16 1 VIN +VS 14 (SINE1WVAM rVmAEXs) 115ΩR2 200Ω AA11LHOI 23 +– A1 1154 AA11OCMP D–E6CV 23 N–VCSADU6236NNCC 1132 R7 D+E6CVFB 0.1µF R3 GGAATT12 45 REF 1132 VVPNOEGS +D–66EVVC C2 45 CdBAV CONCM 1110 R6 56.2kΩ D–E6CV 0.1µF 133kΩ A2LO A2OP DEC 2µF 3.16kΩ FB A2HI 6 – A2 11 A2CM 6 BUF OUT RL 9 +316.2mV U3A 7 10 7 BUF IN IOUT 8 –6V + 1/2 C2LO C2HI POWER SUPPLY AD712 8 ADU6100 9 AD1/7212U3B C1µ3F DENCEOTWUPOLRINKG VG R4 R5 +100mV/dB VOUT 15.625mV/dB Fig3.u0r1ek Ω41. The O1u6t.2pkuΩt of This Three-IC Circuit Is Proportional to tNhCe =D NeOci bCeOlN VNaEluCeT of the rms In0pVu t= 0dB (AT 10mV rms) 00538-039 The output of A2 is ac-coupled via another 12 Hz high-pass To check the operation, assume that an input of 10 mV rms is filter formed by C2 and the 6.7 kΩ input resistance of the applied to the input, which results in a voltage of 3.16 mV rms AD636. The averaging time constant for the rms-dc converter at the input to A1, due to the 10 dB loss in the attenuator. If the is determined by C4. The unbuffered output of the AD636 (at system operates as claimed, V (and, hence, V ) should be 0. OUT G Pin 8) is compared with a fixed voltage of 316 mV set by the This being the case, the gain of both A1 and A2 is 20 dB, and positive supply voltage of 6 V and the R6 and R7 resistors. V the output of the AD600 is therefore 100 times (40 dB) greater REF is proportional to this voltage, and systems requiring greater than its input, which evaluates to 316 mV rms, the input calibration accuracy should replace the supply-dependent required at the AD636 to balance the loop. Finally, note that, reference with a more stable source. unlike most AGC circuits that need strong temperature compensation for the internal kT/q scaling, these voltages, and Any difference in these voltages is integrated by the U3B thus the output of this measurement system, are temperature op amp, with a time constant of 3 ms formed by the parallel stable, arising directly from the fundamental and exact sum of R6/R7 and C3. If the output of the AD600 is too high, exponential attenuation of the ladder networks in the AD600. V rms is greater than the setpoint of 316 mV, causing the output of U3B—that is, V —to ramp up (note that the integrator is Typical results are presented for a sine wave input at 100 kHz. OUT noninverting). A fraction of V is connected to the inverting Figure 42 shows that the output is held close to the setpoint of OUT gain-control inputs of the AD600, causing the gain to be 316 mV rms over an input range in excess of 80 dB. reduced, as required, until V rms is exactly equal to 316 mV, at 450 which time the ac voltage at the output of A2 is forced to be 425 exactly 316 mV rms. This fraction is set by R4 and R5 such that 400 a 15.625 mV change in the control voltages of A1 and A2— 375 which would change the gain of the cascaded amplifiers by 350 1 dB—requires a change of 100 mV at VOUT. Note here that, V) 325 m because A2 is forced to operate at an output level well below its (UT 300 capacity, waveforms of high crest factor can be tolerated VO 275 throughout the amplifier. 250 225 200 115705 00538-040 10µ 100µ 1m 10m 100m 1 10 INPUT SIGNAL (V rms) Figure 42. RMS Output of A2 Held Close to the Setpoint 316 mV for an Input Range of over 80 dB Rev. F | Page 20 of 32
AD600/AD602 This system can, of course, be used as an AGC amplifier in This ripple can be canceled whenever the X-AMP stages are which the rms value of the input is leveled. Figure 43 shows the cascaded by introducing a 3 dB offset between the two pairs of decibel output voltage. More revealing is Figure 44, which control voltages. A simple means to achieve this is shown in shows that the deviation from the ideal output predicted by Figure 45: the voltages at C1HI and C2HI are split by ±46.875 mV, Equation 1 over the input range 80 μV to 500 mV rms is within or ±1.5 dB. Alternatively, either one of these pins can be offset ±0.5 dB, and within ±1 dB for the 80 dB range from 80 μV to by 3 dB and a 1.5 dB gain adjustment made at the input 800 mV. By suitable choice of the input attenuator, R1 + R2, this attenuator (R1 + R2). can be centered to cover any range from a low of 25 mV to C1HI 250 mV to a high of 1 mV to 10 V, with appropriate correction 16 1 VIN A1CM to the value of V . Note that V is not affected by the 15 2 NC REF SCALE changes in the range. The gain ripple of ±0.2 dB seen in this 14 A1OP –6V DEC 3 –VS curve is the result of the finite interpolation error of the U1 13 VPOS +6V DEC 4 CAV U2 X-AMP. Note that it occurs with a periodicity of 12 dB, twice AD600 12 VNEG –6V DEC C2 NC 5 dB AD636 2µF A2OP the separation between the tap points (because of the two 11 NC 6 BUF OUT A2CM cascaded stages). 10 7 BUF IN C2HI 9 5 4 –46.875mV +46.875mV –6V +6V 3 DEC 10kΩ 78.7Ω 78.7Ω 10kΩ DEC 2 NC = NO CONNECT MO3dDBIF OICFAFTSIOENT 00538-043 1 V) Figure 45. Reducing the Gain Error Ripple (OUT 0 The error curve shown in Figure 46 demonstrates that, over the V –1 central portion of the range, the output voltage can be maintained –2 close to the ideal value. The penalty for this modification is –3 higher errors at the extremities of the range. The next two ––54 00538-041 atop pelxitceantido nths es hnoowm ihnoawl ctohnrevee rasmiopnl irfaienrg see tcot i1o2n0s dcaBn, wbeit hca tshcea ded 10µ 100µ 1m 10m 100m 1 10 inclusion of simple LP filters of the type shown in Figure 37. INPUT SIGNAL (V rms) Very low errors can then be maintained over a 100 dB range. Figure 43. The Decibel Output of the Circuit in Figure 41 Is Linear over an 80 dB Range 2.5 2.5 2.0 2.0 1.5 1.5 B) 1.0 d B) 1.0 OR ( 0.5 ROR (d 0.5 T ERR 0 PUT ER –0.50 OUTPU ––10..05 T U O –1.0 –1.5 –––221...550 00538-042 ––22..5010µ 100µ 1ImNPUT SIG10NmAL (V rm10s0)m 1 1000538-044 10µ 100µ 1m 10m 100m 1 10 Figure 46. Using a 3 dB Offset Network Reduces Ripple INPUT SIGNAL (V rms) Figure 44. Data from Figure 42 Presented as the Deviation 100 dB TO 120 dB RMS RESPONDING CONSTANT from the Ideal Output Given in Equation 4 BANDWIDTH AGC SYSTEMS WITH HIGH ACCURACY DECIBEL OUTPUTS The next two applications double as both AGC amplifiers and measurement systems. In both, precise gain offsets are used to achieve either a high gain linearity of ±0.1 dB over the full 100 dB range or the optimal SNR at any gain. Rev. F | Page 21 of 32
AD600/AD602 C1LO C1HI C1LO C1HI 1 16 1 16 INPUT (SINE1WVAM rVmAEXs) AA11LHOI 2 + A1 15 AA11OCPM 0.C11µF U3A 48R72Ω AA11LHOI 2 + A1 15 AA11COMP 2Cµ4F 3 – 14 1/4 R3 3 – 14 VOUT GAT1 4 13 VPOS +5V 133kRΩ1 AD713 200Ω GAT1 4 13 VPOS +5V GAT2 5 REF 12 VNEG –D5EVC C2 R5 GAT2 5 REF 12 VNEG –D5EVC A2LO A2OP DEC 0.1µF 1.58kΩ A2LO DEC A2HI 67 +– A2 1110 A2CM 133kRΩ4 220CpF3 U3B1/4 A2HI 67 +– A2 1110 AA22OCMP C2LO C2HI AD713 C2LO C2HI 8 9 8 9 U1AD600 U2AD600 –2dB +2dB +5V –62.5mV 0dB +62.5mV FB –5V +5V R6 R7 R8 R9 0.1µF 10kΩ 127Ω 127Ω 10kΩ +5V DEC C5 0.1µF 22µF –5V +5V DEC DEC FB 1 VIN U4 +VS 14 AD636 2 NC NC 13 –5V R11 PDOEWCEORU SPULPINPGLY +5V DEC D–E5CV 3 –VS NC 12 46.4kΩ NETWORK R15 4 CAV NC 11 R10 4.C76µF 19.6kΩ 5 dB COM 10 3.16kΩ R14 R16 301kΩ 6.65kΩ 6 BUF OUT RL 9 U3C VLOG Q1 7 BUF IN IOUT 8 1/4 2N3906 11R.31k2Ω +316.2mV AD713 3.01Rk1Ω3 NC = NO CONNECT 00538-045 Figure 47. RMS Responding AGC Circuit with 100 dB Dynamic Range 100 dB RMS/AGC SYSTEM WITH MINIMAL GAIN 5 ERROR (PARALLEL GAIN WITH OFFSET) 4 Figure 47 shows an rms-responding AGC circuit that can be 3 V) used equally well as an accurate measurement system. It accepts T ( 2 U inputs of 10 μV to 1 V rms (−100 dBV to 0 dBV) with generous UTP 1 overrange. Figure 48 shows the logarithmic output, V , which O LOG C 0 is accurately scaled 1 V per decade, that is, 50 mV/dB, with an MI H T –1 intercept (VLOG = 0) at 3.16 mV rms (−50 dBV). Gain offsets of ARI ±2 dB were introduced between the amplifiers, provided by the OG –2 L ±62.5 mV introduced by R6 to R9. These offsets cancel a small –3 gerarino rr, iwpphliec thh ahta asr ais epse irnio tdh eo Xf 1-A8 MdBP ifnro tmhe i tisn fdiniviitde uinatle VrpCoAla tion ––54 00538-046 sections. The gain ripple of all three amplifier sections without 1µ 10µ 100µ 1m 10m 100m 1 10 INPUT SIGNAL (V rms) this offset (in which case, the gain errors simply add) is shown Figure 48. VLOG Plotted vs. VIN for Figure 47’s Circuit Showing 120 dB AGC Range in Figure 49; it is still a remarkably low ±0.25 dB over the 108 dB range from 6 μV to 1.5 V rms. However, with the gain offsets connected, the gain linearity remains under ±0.1 dB over the specified 100 dB range (see Figure 50). Rev. F | Page 22 of 32
AD600/AD602 2.0 The rms value of V is generated at Pin 8 of the AD636; the LOG averaging time for this process is determined by C5, and the 1.5 value shown results in less than 1% rms error at 20 Hz. The 1.0 slowly varying V rms is compared with a fixed reference of B) 316 mV, derived from the positive supply by R10/R11. Any d 0.5 R ( difference between these two voltages is integrated in C6, in O 0.1 ERR–0.10 conjunction with the U3C op amp, the output of which is VLOG. N A fraction of this voltage, determined by R12 and R13, is AI–0.5 G returned to the gain control inputs of all AD600 sections. –1.0 An increase in V lowers the gain because this voltage is LOG connected to the inverting polarity control inputs. ––21..05 00538-047 In this case, the gains of all three VCA sections are varied 1µ 10µ 100µ 1m 10m 100m 1 10 simultaneously, so the scaling is not 32 dB/V but 96 dB/V or INPUT SIGNAL (V rms) 10.42 mV/dB. The fraction of V required to set its scaling to Figure 49. Gain Error for Figure 41 Without the 2 dB Offset Modification LOG 50 mV/dB is therefore 10.42/50 or 0.208. The resulting full- 2.0 scale range of V is nominally ±2.5 V. This scaling allows the LOG 1.5 circuit to operate from ±5 V supplies. Optionally, the scaling can be altered to 100 mV/dB, which 1.0 would be more easily interpreted when V is displayed on a B) LOG R (d 0.5 DVM by increasing R12 to 25.5 kΩ. The full-scale output of RO 0.10 ±5 V then requires the use of supply voltages of at least ±7.5 V. ER–0.1 N A simple attenuator of 16.6 ± 1.25 dB is formed by R2/R3 AI–0.5 G and the 100 Ω input resistance of the AD600. This allows the –1.0 reference level of the decibel output to be precisely set to 0 for an input of 3.16 mV rms and thus center the 100 dB range ––21..05 00538-048 breeptwlaeceend 1b0y μa Vfi xaendd r1e sVis. tIonr mofa 5n9y0 a Ωpp. lFicoart ieoxnasm, Rpl2e/,R in3 AcaGnC b e 1µ 10µ 100µ 1m 10m 100m 1 10 INPUT SIGNAL (V rms) applications, neither the slope nor the intercept of the Figure 50. Adding the 2 dB Offsets Improves the Linearization logarithmic output is important. The maximum gain of this circuit is 120 dB. If no filtering were A few additional components (R14 to R16 and Q1) improve the used, the noise spectral density of the AD600 (1.4 nV/√Hz) accuracy of V at the top end of the signal range (that is, for LOG would amount to an input noise of 8.28 μV rms in the full small gains). The gain starts rolling off when the input to the bandwidth (35 MHz). At a gain of one million, the output noise first amplifier, U1A, reaches 0 dB. To compensate for this non- would dominate. Consequently, some reduction of bandwidth is linearity, Q1 turns on at V ~ 1.5 V and increases the feedback LOG mandatory and, in the circuit of Figure 47, it is due mostly to a to the control inputs of the AD600s, thereby needing a smaller single-pole, low-pass filter R5/C3 that provides a −3 dB voltage at V to maintain the input to the AD636 to the LOG frequency of 458 kHz, which reduces the worst-case output setpoint of 316 mV rms. noise (at V ) to about 100 mV rms at a gain of 100 dB. Of AGC 120 dB RMS/AGC SYSTEM WITH OPTIMAL SNR course, the bandwidth (and therefore the output noise) could be (SEQUENTIAL GAIN) further reduced, for example, in audio applications, merely by increasing C3. The value chosen for this application is optimal In the last case, all gains are adjusted simultaneously, resulting in minimizing the error in the V output for small input signals. in an output SNR that is always less than optimal. The use of LOG sequential gain control results in a major improvement in SNR, The AD600 is dc-coupled, but even miniscule offset voltages at with only a slight penalty in the accuracy of V and no the input would overload the output at high gains; thus, high- LOG penalty in the stabilization accuracy of V . The idea is to pass filtering is also needed. To provide operation at low AGC increase the gain of the earlier stages first (as the signal level frequencies, two simple 0s at about 12 Hz are provided by decreases) and maintain the highest SNR throughout the R1/C1 and R4/C2; the U3A and U3B (AD713) op amp sections amplifier chain. This can be easily achieved with the AD600 are used to provide impedance buffering because the input because its gain is accurate even when the control input is resistance of the AD600 is only 100 Ω. A further 0 at 12 Hz is overdriven. That is, each gain control window of 1.25 V is provided by C4 and the 6.7 kΩ input resistance of the AD636 used fully before moving to the next amplifier to the right. rms converter. Rev. F | Page 23 of 32
AD600/AD602 Figure 51 shows the circuit for the sequential control scheme. read 0 dB when V is 3.16 mV rms and to center the 100 dB IN R6 to R9 with R16 provide offsets of 42.14 dB between the range between 10 μV rms and 1 V rms input. R5 and C3 individual amplifiers to ensure smooth transitions between the provide a 3 dB noise bandwidth of 30 kHz. R12 to R15 change gain of each successive X-AMP, with the sequence of gain the scaling from 625 mV/decade at the control inputs to increase being U1A, then U1B, and then U2A. The adjustable 1 V/decade at the output. At the same time, R12 to R15 center attenuator provided by R3 + R17 and the 100 Ω input resistance the dynamic range at 60 dB, which occurs if the V of U1B is G of U1A, as well as the fixed 6 dB attenuation provided by R2 equal to 0. These arrangements ensure that the V still fits LOG and the input resistance of U1B, are included both to set V to within the ±6 V supplies. LOG 0dB ADJUST INPUT R17 20R03Ω C1LO 1 16 C1HI C1LO 1 16 C1HI 115Ω AA11LHOI 2 + A1 15 AA11OCMP 0.C11µF U3A 10R02Ω AA11LHOI 2 + A1 15 AA11COMP 2Cµ4F VOUT 3 – 14 1/4 3 – 14 GAT1 VPOS +6V R1 AD713 GAT1 VPOS +5V GAT2 45 REF 1132 VNEG –D6EVC 13C32kΩ R5 GAT2 45 REF 1132 VNEG –D5EVC A2LO A2OP DEC 0.1µF 5.36kΩ A2LO DEC 6 11 6 11 A2OP – – A2HI A2 A2CM R4 C3 U3B A2HI A2 A2CM 7 10 133kΩ 0.001µF 7 10 + 1/4 + C2LO C2HI AD713 C2LO C2HI 8 9 8 9 U1AD600 U2AD600 R6 R7 R8 R9 R16 3.4kΩ 1kΩ 294Ω 1kΩ 287Ω +6V +6V C5 FB 22µF 0.1µF +6V DEC +6V DEC 0.1µF 1 VIN +VS 14 –6V U4 DEC 2 NCAD636NC 13 R11 FB D–E6CV 3 –VS NC 12 56.2kΩ –6V 4 CAV NC 11 R10 4.C76µF 3.16kΩ POWER SUPPLY NC 5 dB COM 10 DECOUPLING NETWORK NC 6 BUF OUT RL 9 +6V DEC U3C VLOG 7 BUF IN IOUT 8 1/4 R5.1151kΩ 8R6163Ω 1Rk1Ω2 +316.2mV AD713 R7.1342kΩ NC = NO CONNECT 00538-049 Figure 51. 120 dB Dynamic Range RMS Responding Circuit Optimized for SNR Rev. F | Page 24 of 32
AD600/AD602 5 400 4 3 V) 350 T ( 2 TPU 1 mV) OU R ( MIC 0 RRO 300 H E GARIT ––12 GAIN O L 250 –3 ––541µ 10µ 100µ 1m 10m 100m 1 1000538-050 2001µ 10µ 100µ 1m 10m 100m 1 1000538-052 INPUT SIGNAL (V rms) INPUT SIGNAL (V rms) Figure 52. VLOG Is Linear over the Full 120 dB Range Figure 54. VAGC Remains Close to Its Setpoint of 316 mV rms over the Full 120 dB Range Figure 52 shows V to be linear over a full 120 dB range. LOG Figure 53 shows the error ripple due to the individual gain 90 VC SCALE = 10.417mV/dB functions bounded by ±0.2 dB (dotted lines) from 6 μV to 2 V. 80 The small perturbations at about 200 μV and 20 mV, caused by 70 the impracticality of matching the gain functions perfectly, are the only sign that the gains are now sequential. Figure 54 is a 60 plot of VAGC that remains very close to its set value of 316 mV rms dB) 50 over the full 120 dB range. R ( N 40 S To compare the SNRs in the simultaneous and sequential 30 modes of operation more directly, all interstage attenuation was 20 eliminated (R2 and R3 in Figure 47 and R2 in Figure 51), the ibnapnudtw oifd Uth1 (AR 5w a=s 7s.h8o7r kteΩd), ,R a5n dw oasn slye ltehcet egda itno cpornovtriodle w a a2s0 kHz 100 00538-053 varied, using an external source. The rms value of the noise was –833.2 –625.0 –416.6 –208.3 0 208.3 416.6 625.0 833.2 then measured at V and expressed as an SNR relative to VC (mV) OUT Figure 55. SNR vs. Control Voltage for Parallel Gain Control (See Figure 47) 0 dBV, which is almost the maximum output capability of the AD600. Results for the simultaneous mode can be seen in In contrast, the SNR for the sequential mode is shown in Figure 56. Figure 55. The SNR degrades uniformly as the gain is increased. U1A always acts as a fixed noise source; varying its gain has no Note that, because the inverting gain control was used, the gain influence on the output noise. This is a feature of the X-AMP in this curve and in Figure 56 decreases for more positive values technique. Therefore, for the first 40 dB of control range of the gain-control voltage. (actually slightly more, as is explained later), when only this 2.0 VCA section has its gain varied, the SNR remains constant. During this time, the gains of U1B and U2A are at their 1.5 minimum value of −1.07 dB. 1.0 90 dB) 0.5 80 VC SCALE = 31.25mV/dB ROR ( 0.20 70 R E–0.2 N 60 AI–0.5 G B) 50 d –1.0 R ( N 40 S ––12..50 00538-051 30 1µ 10µ 100µ 1m 10m 100m 1 10 20 INPUT SIGNAL (V rms) Figure 53. Error Ripple Caused by the Individual Gain Functions 100 00538-054 –1.183 –0.558 0.067 0.692 1.317 1.942 2.567 3.192 3.817 VC (V) Figure 56. SNR vs. Control Voltage for Sequential Gain Control (See Figure 51) Rev. F | Page 25 of 32
AD600/AD602 For the next 40 dB of control range, the gain of U1A remains This arrangement of staggered gains can be easily implemented fixed at its maximum value of 41.07 dB and only the gain of because, when the control inputs of the AD600 are overdriven, U1B is varied, while that of U2A remains at its minimum value the gain limits to its maximum or minimum values without side of −1.07 dB. In this interval, the fixed output noise of U1A is effects. This eliminates the need for awkward nonlinear shaping amplified by the increasing gain of U1B, and the SNR circuits that have previously been used to break up the gain progressively decreases. range of multistage AGC amplifiers. The precise values of the AD600’s maximum and minimum gain (not 0 dB and +40 dB Once U1B reaches its maximum gain of 41.07 dB, its output but −1.07 dB and +41.07 dB) explain the rather odd values of also becomes a gain-independent noise source; this noise is the offset values that are used. presented to U2A. As the control voltage is further increased, the gains of both U1A and U1B remain fixed at their maximum The optimization of the output SNR is of obvious value in AGC value of 41.07 dB, and the SNR continues to decrease. Figure 56 systems. However, in applications where these circuits are clearly shows this because the maximum SNR of 90 dB is considered for their wide range logarithmic measurement extended for the first 40 dB of input signal before it starts to roll off. capabilities, the inevitable degradation of the SNR at high gains need not seriously impair their utility. In fact, the bandwidth of the circuit shown in Figure 47 was specifically chosen to improve measurement accuracy by altering the shape of the log error curve at low signal levels (see Figure 53). Rev. F | Page 26 of 32
AD600/AD602 OUTLINE DIMENSIONS 0.800 (20.32) 0.790 (20.07) 0.780 (19.81) 16 9 0.280 (7.11) 0.250 (6.35) 1 8 0.240 (6.10) 0.325 (8.26) 0.310 (7.87) 0.100 (2.54) 0.300 (7.62) BSC 0.060 (1.52) 0.195 (4.95) 0.210 (5.33) MAX 0.130 (3.30) MAX 0.115 (2.92) 0.015 0.150 (3.81) (0.38) 0.015 (0.38) 0.130 (3.30) MIN GAUGE 0.115 (2.92) SEATING PLANE 0.014 (0.36) PLANE 0.010 (0.25) 0.022 (0.56) 0.008 (0.20) 0.005 (0.13) 0.430 (10.92) 0.018 (0.46) MIN MAX 0.014 (0.36) 0.070 (1.78) 0.060 (1.52) 0.045 (1.14) COMPLIANTTO JEDEC STANDARDS MS-001-AB CONTROLLING DIMENSIONSARE IN INCHES; MILLIMETER DIMENSIONS (RCINOEFRPEANRREERENN LCTEEHA EODSNSEL MSY)AAAYNR BDEE AR CROOEU NNNFODIGETUDAR-POEPFDRFOA INSPC RWHIAH ETOEQL UFEIO VORAR LU EHSNAETL ISFN FLDOEEARSDIGSN.. 073106-B Figure 57. 16-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-16) Dimensions shown in inches and (millimeters) 0.005 (0.13) MIN 0.098 (2.49) MAX 16 9 0.310 (7.87) 0.220 (5.59) 1 8 PIN 1 0.100 (2.54) BSC 0.320 (8.13) 0.290 (7.37) 0.840 (21.34) MAX 0.060 (1.52) 0.200 (5.08) 0.015 (0.38) MAX 0.150 0.200 (5.08) (3.81) 0.125 (3.18) MIN SEATING 0.015 (0.38) 0.023 (0.58) 0.070 (1.78) PLANE 15° 0.008 (0.20) 0.014 (0.36) 0.030 (0.76) 0° CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 58. 16-Lead Ceramic Dual In-Line Package [CERDIP] (Q-16) Dimensions shown in inches and (millimeters) Rev. F | Page 27 of 32
AD600/AD602 10.50 (0.4134) 10.10 (0.3976) 16 9 7.60 (0.2992) 7.40 (0.2913) 1 10.65 (0.4193) 8 10.00 (0.3937) 1.27 (0.0500) 0.75 (0.0295) BSC 2.65 (0.1043) 0.25 (0.0098) 45° 0.30 (0.0118) 2.35 (0.0925) 8° 0.10 (0.0039) 0° COPLANARITY 0.10 0.51 (0.0201) SPELAATNIENG 0.33 (0.0130) 1.27 (0.0500) 0.31 (0.0122) 0.20 (0.0079) 0.40 (0.0157) COMPLIANTTO JEDEC STANDARDS MS-013-AA C(RINOEFNPEATRRREOENNLCLTEIHN EOGSN EDLSIYM)AEANNRDSEI AORRNOESU NANORDEET DAIN-PO MPFRIFLO LMPIIMRLELIAITMTEEER TFSEO; RIRN ECUQHSU EDI VIINMA LEDENENSSTIIOGSN NFS.OR 032707-B Figure 59. 16-Lead Standard Small Outline Package [SOIC_W] Wide Body (RW-16) Dimensions shown in millimeters and (inches) Rev. F | Page 28 of 32
AD600/AD602 ORDERING GUIDE Model Gain Range Temperature Range Package Description Package Option AD600AQ 0 dB to 40 dB −40°C to +85°C 16-Lead CERDIP Q-16 AD600AR 0 dB to 40 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD600AR-REEL 0 dB to 40 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD600AR-REEL7 0 dB to 40 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD600ARZ1 0 dB to 40 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD600ARZ-R71 0 dB to 40 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD600ARZ-RL1 0 dB to 40 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD600JN 0 dB to 40 dB 0°C to 70°C 16-Lead PDIP N-16 AD600JNZ1 0 dB to 40 dB 0°C to 70°C 16-Lead PDIP N-16 AD600JR 0 dB to 40 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD600JR-REEL 0 dB to 40 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD600JR-REEL7 0 dB to 40 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD600JRZ1 0 dB to 40 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD600JRZ-R71 0 dB to 40 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD600JRZ-RL1 0 dB to 40 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD600SQ/883B2 0 dB to 40 dB −55°C to +125°C 16-Lead CERDIP Q-16 AD602AQ −10 dB to +30 dB −40°C to +85°C 16-Lead CERDIP Q-16 AD602AR −10 dB to +30 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD602AR-REEL −10 dB to +30 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD602AR-REEL7 −10 dB to +30 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD602ARZ1 −10 dB to +30 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD602ARZ-R71 −10 dB to +30 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD602ARZ-RL1 −10 dB to +30 dB −40°C to +85°C 16-Lead SOIC_W RW-16 AD602JCHIPS DIE AD602JN −10 dB to +30 dB 0°C to 70°C 16-Lead PDIP N-16 AD602JNZ1 −10 dB to +30 dB 0°C to 70°C 16-Lead PDIP N-16 AD602JR −10 dB to +30 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD602JR-REEL –10 dB to +30 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD602JR-REEL7 −10 dB to +30 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD602JRZ1 −10 dB to +30 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD602JRZ-R71 –10 dB to +30 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD602JRZ-RL1 −10 dB to +30 dB 0°C to 70°C 16-Lead SOIC_W RW-16 AD602SQ/883B3 −10 dB to +30 dB −55°C to +125°C 16-Lead CERDIP Q-16 1 Z = RoHS Compliant Part. 2 Refers to AD600/AD602 military data sheet. Also available as 5962-9457201MEA. 3 Refers to AD600/AD602 military data sheet. Also available as 5962-9457202MEA. Rev. F | Page 29 of 32
AD600/AD602 NOTES Rev. F | Page 30 of 32
AD600/AD602 NOTES Rev. F | Page 31 of 32
AD600/AD602 NOTES ©2008 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D00538-0-10/08(F) Rev. F | Page 32 of 32
Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: A nalog Devices Inc.: AD600ARZ AD600JRZ AD602ARZ AD602JRZ 5962-9457201MEA AD600AR-REEL AD600ARZ-R7 AD600ARZ- RL AD600JNZ AD600JR-REEL7 AD600JRZ-R7 AD600JRZ-RL AD600SQ/883B AD602AR-REEL AD602ARZ-R7 AD602ARZ-RL AD602JNZ AD602JRZ-R7 AD602JRZ-RL